<table>
<thead>
<tr>
<th>Title</th>
<th>Multiple-pole multilevel diode clamped inverter for permanent magnet synchronous motor drive</th>
</tr>
</thead>
<tbody>
<tr>
<td>Author(s)</td>
<td>Raj, Pinkymol Harikrishna; Maswood, Ali Iftekhar; Ooi, Gabriel Heo Peng; Dehghani Tafti, Hossein</td>
</tr>
<tr>
<td>Date</td>
<td>2015</td>
</tr>
<tr>
<td>URL</td>
<td><a href="http://hdl.handle.net/10220/38523">http://hdl.handle.net/10220/38523</a></td>
</tr>
<tr>
<td>Rights</td>
<td>© 2015 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for all other uses, in any current or future media, including reprinting/republishing this material for advertising or promotional purposes, creating new collective works, for resale or redistribution to servers or lists, or reuse of any copyrighted component of this work in other works. The published version is available at: [<a href="http://dx.doi.org/10.1109/PEDS.2015.7203381">http://dx.doi.org/10.1109/PEDS.2015.7203381</a>].</td>
</tr>
</tbody>
</table>
Multiple-Pole Multilevel Diode Clamped Inverter for Permanent Magnet Synchronous Motor Drive

Pinkymol Harikrishna Raj1, Ali I. Maswood2, Gabriel H. P. Ooi2, Hossein Dehghani Tafti2
1 Energy Research Institute @ NTU (ERI@N), School of Electrical and Electronic Engineering, Nanyang Technological University, Singapore
2 School of Electrical and Electronic Engineering, Nanyang Technological University, Singapore
1Contact author e-mail: hari0027@e.ntu.edu.sg

Abstract—A five-level reduced device multilevel inverter is proposed for driving permanent magnet synchronous motor. The proposed multilevel inverter drive consists of lesser number of clamping diodes compared to the conventional five-level diode clamped inverter. An active balancing circuit is used to provide balanced voltages across the four dc-link capacitors to ensure five-level voltage waveform in all operating conditions. The field oriented control of a permanent magnet synchronous motor using space vector modulation technique is implemented to investigate the performance of the proposed inverter drive and results are presented based on simulation done in Matlab/Simulink® and PSIM environment.

Index Terms—Active balancing circuit, five-level NPC Inverter, Multilevel Inverter, Neutral Point Potential, SVM.

I. INTRODUCTION

PERMANENT MAGNET SYNCHRONOUS MOTORS (PMSM) are used as an attractive alternative to induction motors for high performance drive applications because of their high torque to inertia ratio, power density and efficiency due to reduced rotor losses [1]. To improve the dynamics as well as steady-state response of the motor drive, a power electronic converter with a suitable control technique can be used as an interface between the supply source and the PMSM. The conventional two-level voltage source inverter (VSI) present in the motor drives can be replaced with multilevel inverters using semiconductor devices of smaller voltage ratings to improve the motor voltage and current harmonics, lower THD, reduced electromagnetic interference (EMI) problems [2-5]. Three-level converters can also be used for improving the input power factor as well as current THD in a rectifier-inverter drive system [6] . Five-level inverters when compared to three-level inverters generate lesser common mode currents at the motor shaft and bearings due to low voltage change rates (dV/dt) and hence give improved reliability and motor life. The neutral point clamped (NPC), cascaded H-bridge (CHB) and flying capacitor (FC) converters are considered as the three classical multilevel converter topologies which have made their way to industrial applications almost two decades ago [7, 8]. The new multilevel converter topologies proposed by the researchers [2] are derived from these three classical topologies to meet several challenges like high efficiency and reliability.

This paper proposes a five-level multiple-pole multilevel diode-clamped inverter (M2DCI) to drive PMSM motor. The new converter is derived from three-level diode-clamped multilevel inverter (DCMI) and uses lesser number of clamping diodes compared to classical 5-level DCMI [9]. The four capacitors connected in series across the dc-link are balanced using dc voltage-balancing circuit with neutral point potential control technique. The field oriented control of PMSM drive with space vector modulation (SVM) technique is co-simulated between Matlab/Simulink® and PSIM and the results are presented. The proposed drive is expected to give good performance by reducing the torque ripple, converter losses and THD.

II. PROPOSED FIVE-LEVEL M2DCI DRIVE

Fig.1.(a) shows the schematic of the proposed PMSM drive using new five-level M2DCI. The field oriented control block generates the sinusoidal reference voltage required at the motor terminals based on the speed demand and space vector modulator provides the corresponding gating signals for 5-level M2DCI. The 5-level M2DCI [9] will convert the DC voltage to a stepped output voltage waveforms equivalent to the sinusoidal reference voltage which will drive the PMSM at a given reference speed. The function of the balancing circuit is to maintain a constant voltage of magnitude $E_{dc}/4$ across the individual dc-link capacitors during transient and steady state operating conditions. The modeling of 5-level M2DCI and also dc-link capacitor voltage balancing techniques are discussed below.

A. 5-Level M2DCI Modeling

The inverter terminal voltage with respect to dc-link capacitor mid-point terminal ‘2’ in fig.1.(a) can achieve 5 different voltage magnitudes corresponding to switching signals as given in Table I. Compared to the classical five-level DCMI shown in fig.1(b), the proposed inverter uses lesser number of clamping diodes and shares voltage stress equally ($E_{dc}/4$) while generating different levels of output voltages. If equal voltage rating diodes have to be used in classical DCMI, the total number of clamping diodes required
Balancing Circuit

5-Level M2DCI

\[ i = \lambda_i + \lambda_i + \lambda_i \]

\[ \Delta V = V - V = i \, dt \]

\[ i = \lambda_i + \lambda_i + \lambda_i \]

\[ \lambda = \text{Switching states} \]

\[ \text{Pole voltage (V}_{X2} \text{ or V}_{X3}) \]

\[ \begin{array}{cccc}
\text{Level} & \text{Switching states} & \text{Pole voltage} \\
\hline
1_X & S_{X1} & S_{X2} & S_{X3} & S_{X4} \\
4 & \text{ON} & \text{ON} & \text{ON} & \text{ON} & E_d/2 \\
3 & \text{OFF} & \text{ON} & \text{ON} & \text{ON} & E_d/4 \\
2 & \text{OFF} & \text{OFF} & \text{ON} & \text{ON} & 0 \\
1 & \text{OFF} & \text{OFF} & \text{OFF} & \text{ON} & -E_d/4 \\
0 & \text{OFF} & \text{OFF} & \text{OFF} & \text{OFF} & -E_d/2 \\
\end{array} \]

The respective switching per phase was 12 whereas in 5-level M2DCI is four.

Let \( \lambda_{a1}, \lambda_{a2}, \lambda_{a3}, \lambda_{a4} \) represents the logic signals when the respective switching combinations \((S_{a1} \rightarrow S_{a2}), (S_{a2} \rightarrow S_{a3}), (S_{a3} \rightarrow S_{a4}), (S_{a4} \rightarrow S_{a1})\) are true. Then the currents of the inverter (neglecting the balancing circuit) through the top and bottom terminals of the dc-link and mid-point between the capacitors are

\[ i_1 = \lambda_{a1}i_A + \lambda_{a2}i_A + \lambda_{a3}i_C \]
\[ i_2 = \lambda_{a2}i_A + \lambda_{a3}i_A + \lambda_{a4}i_C \]
\[ i_3 = \lambda_{a3}i_A + \lambda_{a4}i_A + \lambda_{a1}i_C \]
\[ i_4 = \lambda_{a4}i_A + \lambda_{a1}i_A + \lambda_{a2}i_C \]
\[ i_5 = \lambda_{a1}i_A + \lambda_{a2}i_A + \lambda_{a3}i_C \]

And the dc-link capacitor currents can be written as

\[ i_{c1} = i_1 - i_n \]
\[ i_{c2} = i_1 + i_2 - i_n \]
\[ i_{c3} = i_1 + i_3 + i_n - i_n \]
\[ i_{c4} = i_1 + i_2 + i_3 + i_4 - i_n \]

from (2), the changes in capacitor voltages can be derived as

\[ \Delta V_1 = V_{c2} - V_{c1} = \frac{1}{C} \int i_1 \, dt \]
\[ \Delta V_2 = V_{c3} - V_{c2} = \frac{1}{C} \int i_1 \, dt \]
\[ \Delta V_3 = V_{c4} - V_{c3} = \frac{1}{C} \int i_1 \, dt \]

Hence from (3) it can be noticed that, when the inverter is operating at any of the five valid switching conditions given in Table I which gives \((S_{a4} \rightarrow S_{a1})=1\), there is a current flow at the mid-point of the dc-link capacitors which will create an unbalanced voltage across the capacitors. And this leads to an operation failure of the inverter. The main challenge in working with the proposed PMSM drive is to eliminate this voltage drift phenomena of neutral point clamped inverter during dynamic and steady state operating conditions. An auxiliary converter together with voltage balancing control is used here to maintain a balanced voltage across four dc-link capacitors in all conditions.
B. DC-Capacitor Voltage Balancing

A voltage balancing circuit shown in fig.1 (a) consists of positive and negative buck-boost choppers which operate independently to provide constant voltage across the dc-capacitors [10]. The control block diagram of positive chopper is shown in fig.2. A similar control is done for negative chopper to reduce the voltage difference across capacitor \( C_3 \) and \( C_4 \). In addition to that, a mid-point balancing control shown in fig.3 is implemented to balance the neutral point potential.

III. SPACE VECTOR BASED PWM TECHNIQUE FOR 5-LEVEL M2DCI

From fig.1.(a), the motor phase voltages can be expressed in terms of inverter pole voltages as

\[
V_{an} = V_{AO} - V_{ao} \\
V_{bn} = V_{BO} - V_{ao} \\
V_{cn} = V_{CO} - V_{ao}
\]

And its equivalent space vector generated is

\[
V_s = \frac{2}{3} \left( V_{an} + V_{bn} e^{\frac{2\pi}{3}} + V_{cn} e^{\frac{4\pi}{3}} \right) = V_s e^{\theta}
\]

Applying (4) in to (5)

\[
V_s = \frac{2}{3} \left( V_{ao} + V_{bo} e^{\frac{2\pi}{3}} + V_{co} e^{\frac{4\pi}{3}} \right) = V_s e^{\theta}
\]

The \( S^5 = 125 \) permissible states generated for the 5-level M2DCI are represented by the 61 equivalent space vectors using (6) and are shown in fig.4. However, for simplicity the redundant switching states are not marked in fig.4. So at any instant for a fixed duration over one sampling period, the equivalent reference voltage vector \( V_s \) can be realized by switching the three nearest voltage vectors which are surrounding the tip of the reference vector as given below

\[
V_s = (d_1V_1 + d_2V_2 + d_3V_3)
\]

Here \( V_1, V_2, V_3 \) are the nearest three voltage vectors and \( d_1, d_2, d_3 \) are their respective duty ratios.

The theoretical voltage balance limits for classical diode clamped topology is given by

\[
m = \sqrt{3} \left( \pi \times |PF| \right)
\]

where \( m \) is the modulation index and \( PF \) is the load power factor.

Hence the voltage balancing control utilizing redundant voltage vector property of space vector modulation cannot provide balanced voltage across the dc-link capacitors while driving the motor. The function of the SVPWM block in fig.1.(a) is to generate the gating pulses for the 5-level inverter switches to realize three phase reference voltage at the motor terminals as demanded by the controller.

IV. FIELD ORIENTED CONTROL OF PMSM

The state space model of PMSM in rotor reference frame is given by [1]

\[
p_i = \frac{V_i^* - R_i i_i + w_i L_i i_i^m}{L_i} \\
p_q = \frac{V_q^* - R_q i_q + w_q L_q i_q^m - w_i \lambda_{st}}{L_q} \\
p_w^r = \frac{\left( \frac{P}{2} \left( T_e - T_s \right) - Bw_i \right)}{J} \\
p\theta^r = \omega_i
\]

Where \( i_i, i_q \) and \( V_i^*, V_q^* \) are the direct and quadrature axis component of stator currents and voltages respectively. \( L_{dq} \) and \( L_{iq} \) are the stator inductances, \( \lambda_{st} \) is the flux linkage due to rotor magnets linking the stator. \( R \) is stator resistance, \( w_i \) is rotor speed in rad/s, \( T_e \) and \( T_s \) represents the electromagnetic torque developed by the motor and load.
If \( i_{qs}^* = 0 \) then \( T_e = k_i i_{qs}^* \), where \( k_i \) is the motor torque constant. Hence the torque can be controlled by controlling the quadrature component of stator current \( i_{qs}^* \). Also, a negative value of \( i_{qs}^* \) will weaken the air-gap flux.

The control scheme for the speed FOC of PMSM drive is shown in fig.5. The outer loop generates the reference current \( i_{qs}^* \) to drive the motor in desired speed. To get an optimum torque, the flux reference is set to zero by forcing \( i_{qs}^* = 0 \). The output of the current controller gives the reference stator voltage in dq model. The three phase equivalent of stator voltage is calculated and a dc zero-sequence component which balances the mid-point potential (fig.3) is superimposed on this three phase voltage reference signal and given to the SVM modulator.

V. PERFORMANCE EVALUATION OF PROPOSED PMSM DRIVE

To evaluate the performance of the proposed five-level M2DCI PMSM drive, whole system is co-simulated between Matlab/Simulink® and PSIM environment. The system parameters are given in Table II. A PMSM which has parameters \( R=4.3\Omega \), \( L_d=23mH \), \( L_q=67mH \), \( J=1.79mkNm^2/s \), \( B=0.179Nm/rad \), and \( \lambda_{dc}=0.2719V/rad/s \) is been selected for simulation. A load of 5Nm is applied at the motor and a rotor speed of magnitude 200rad/s is selected as reference speed.

The voltage at motor terminal with respect to inverter mid-point for phase ‘A’ and three phase motor currents are shown in figs.6 and 7 respectively. The pole voltage in fig.6 has 5 distinct levels. Figs.8 and 9 show the simulation results of rotor speed \( w_r \) and developed electromagnetic Torque \( T_e \) of the same PMSM drive with the given control technique. The motor is started from standstill with an applied load of 5Nm.
to a reference speed of 200 rad/sec. The PI speed controller and current controllers come into action and track the reference speed. And motor develops a torque equal to the load torque.

VI. CONCLUSION

Multilevel inverter fed motor drives produce low stress on motor bearings and windings due to its low common mode voltage, low dV/dt and nearly sinusoidal three phase currents characteristics when compared to conventional two-level VSI drives. Here a reduced device DCMI topology is proposed to drive the PMSM motor in a constant speed. An active balancing circuit with neutral point potential control is used to eliminate the voltage drift phenomena in five-level M2DCI. Simulation results presented in the paper ensure that the balancing circuit maintain a constant voltage of magnitude equal to \((E_{dc}/4)\pm3\%\) across the dc-link capacitors which provides five-level output voltage at the inverter terminals. And field oriented control with SVM is implemented to control the inverter and hence the motor. The proposed drive is expected to give good performance by reducing the torque ripple, converter losses and THD.

ACKNOWLEDGEMENT

Authors would like to acknowledge gratefully the support provided by Energy Research Institute at NTU (ERI@N) for this work.

REFERENCES