<table>
<thead>
<tr>
<th><strong>Title</strong></th>
<th>A highly-parallel and energy-efficient 3D multi-layer CMOS-RRAM accelerator for tensorized neural network</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Author(s)</strong></td>
<td>Huang, Hantao; Ni, Leibin; Wang, Kanwen; Wang, Yuangang; Yu, Hao</td>
</tr>
<tr>
<td><strong>Date</strong></td>
<td>2018</td>
</tr>
<tr>
<td><strong>URL</strong></td>
<td><a href="http://hdl.handle.net/10220/45222">http://hdl.handle.net/10220/45222</a></td>
</tr>
<tr>
<td><strong>Rights</strong></td>
<td>© 2017 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for all other uses, in any current or future media, including reprinting/republishing this material for advertising or promotional purposes, creating new collective works, for resale or redistribution to servers or lists, or reuse of any copyrighted component of this work in other works. The published version is available at: [<a href="http://dx.doi.org/10.1109/TNANO.2017.2732698">http://dx.doi.org/10.1109/TNANO.2017.2732698</a>].</td>
</tr>
</tbody>
</table>
A Highly-parallel and Energy-efficient 3D Multi-layer CMOS-RRAM Accelerator for Tensorized Neural Network

Hantao Huang, Student Member, IEEE, Leibin Ni Student Member, IEEE, Kanwen Wang, Yuangang Wang and Hao Yu, Senior Member, IEEE

Abstract—It is a grand challenge to develop highly-parallel yet energy-efficient machine learning hardware accelerator. This paper introduces a 3D multi-layer CMOS-RRAM accelerator for tensorized neural network (TNN). Highly parallel matrix-vector multiplication can be performed with low power in the proposed 3D multi-layer CMOS-RRAM accelerator. The adoption of tensorization can significantly compress the weight matrix of neural network using much fewer parameters. Simulation results using the benchmark MNIST show that the proposed accelerator has 1.283× speed-up, 4.276× energy-saving and 9.339× area-saving compared to 3D CMOS-ASIC implementation; and 6.37× speed-up and 2612× energy-saving compared to 2D CPU implementation. In addition, 14.85× model compression can be achieved by tensorization with acceptable accuracy loss.

Index Terms—RRAM Computing, 3D Accelerator, Tensorized neural network.

I. INTRODUCTION

Machine learning based big-data analytics has introduced great demand of highly-parallel yet energy-efficient hardware accelerators [1], [2], [3]. It is noticed that the main computation in a deep neural network involves intensive matrix-vector multiplications. The GPU-based acceleration can achieve the highest parallelism but with huge power overhead [4]. The low-power FPGA-based acceleration on the other hand cannot achieve high throughput due to limited computation resource (processing element and memory) [5]. The major recent attention is to develop 2D CMOS-ASIC accelerators [6]. However, these traditional accelerators are both in a 2D out-of-memory architecture with low bandwidth at I/O and high leakage power consumption from the CMOS SRAM memory [4].

From supporting hardware perspective, the recent in-memory resistive random access memory (RRAM) devices [4], [7], [8], [9] have shown great potential for an energy-efficient acceleration of multiplication on crossbar. It can be exploited as both storage and computational elements with minimized leakage power due to its non-volatility. Recent researches in [10], [11] show that the 3D heterogeneous integration can further support more parallelism with high I/O bandwidth in acceleration by stacking RRAM on CMOS using through-silicon-vias (TSVs).

From computing algorithm perspective, network compression is required to enable a successful mapping of a simplified neural network to the supporting hardware for machine learning. [12], [13] proposed to use low-precision numerical value to represent weights. [14], [15] used low-rank approximation directly to the weight matrix. Such over-simplified approximated computing can simply reduce complexity but cannot maintain the accuracy.

In this paper, we propose a tensorized neural network (TNN) obtained during training with significant compression. By representing dense data in high dimensional space with sparsity, significant network compression can be achieved. More importantly, we introduce an accordingly 3D multi-layer CMOS-RRAM accelerator to support such TNN-based machine learning with high parallelism yet low power. By buffering input data on the first RRAM layer, intensive matrix-vector multiplication are efficiently performed on the second RRAM layer. One more layer of CMOS is further utilized for the data control and synchronization. Experiment results using the benchmark of MNIST show that the proposed accelerator has 1.283× speed-up, 4.276× energy-saving and 9.339× area-saving compared to 3D CMOS-ASIC implementation; and 6.37× speed-up and 2612× energy-saving compared to 2D CPU implementation. In addition, 14.85× times model compression can be achieved with acceptable accuracy loss by the TNN.

The rest of this paper is organized as follows. The tensorized neural network and its training process are discussed in Section II. The 3D multilayer CMOS-RRAM accelerator architecture is discussed in Section III. Section IV shows the detailed accelerator mapping on the 3D RRAM-crossbar and CMOS respectively. Experiment results are presented in Section V with conclusion drawn in Section VI.

II. TENSORIZED NEURAL NETWORK

Previous neural network compression is simply performed by either precision-bit truncation or low-rank approximation [12], [13], [14], [15], which cannot maintain good balance...
between network compression and network accuracy. By representing dense data in high dimensional space with natural sparsity, tensorized data formatting can significantly compress the neural network complexity without much accuracy loss [16]. In this section, we discuss a tensor-train [17] formatted neural network during the training. The tensor-train based decomposition and compression will be first introduced. Then, a tensorized neural network (TNN) will be discussed based on the extension of general neural network. Finally, a layerwise training of TNN using modified alternating least-squares method is further proposed.

### A. Tensor-train Decomposition and Compression

Tensors are natural multi-dimensional generation of matrices. Here, we refer one-dimensional data as vectors, denoted as \( \mathbf{v} \). Two-dimensional arrays are matrices, denoted as \( \mathbf{V} \) and higher dimensional arrays are tensors denoted as \( \mathbf{V} \). To refer one specific element from a tensor, we use calligraphic upper letters \( \mathbf{V}(i) = \mathbf{V}(i_1, i_2, \ldots, i_d) \), where \( d \) is the dimensionality of the tensor \( \mathbf{V} \). We can effectively reshape a 2-dimensional matrix into a 4-dimensional tensor as shown in Fig. 1.

A \( d \)-dimensional \( n_1 \times n_2 \times \ldots \times n_d \) tensor \( \mathbf{V} \) is decomposed into the tensor-train data format if tensor core \( G_k \) is defined as \( r_{k-1} \times n_k \times r_k \) and each element is defined [17] as

\[
\mathbf{V}(i_1, i_2, \ldots, i_d) = \sum_{\alpha_0, \alpha_1, \ldots, \alpha_d} G_1(\alpha_0, i_1, \alpha_1) G_2(\alpha_1, i_2, \alpha_2) \ldots G_d(\alpha_{d-1}, i_d, \alpha_d)
\]

where \( \alpha_k \) is the index of summation, which starts from 1 and stops at rank \( r_k \). \( r_0 = r_d = 1 \) is for the boundary condition and \( n_1, n_2, \ldots, n_d \) are known as mode size. Here, \( r_k \) is the core rank and \( G \) is the core for this tensor decomposition. By using the notation of \( G_k(\alpha_k) \in \mathbb{R}^{r_{k-1} \times r_k} \), we can rewrite the above equation in a more compact way:

\[
\mathbf{V}(i_1, i_2, \ldots, i_d) = G_1(i_1)G_2(i_2) \ldots G_d(i_d)
\]

where \( G_k(i_k) \) is an \( r_{k-1} \times r_k \) matrix, a slice from the \( d \)-dimensional matrix \( G_k \). The symbol notations and detailed description are shown in Table I.

Such a representation is memory-efficient to store high-dimensional data and hence with significant energy saving as well. For example, a \( d \)-dimensional tensor requires \( N = n_1 \times n_2 \times \ldots \times n_d = n^d \) number of parameters. However, if it is represented using the tensor-train format, it takes only \( \sum_{k=1}^{d} n_k r_{k-1} r_k \) parameters. Here, we define a tensorized neural network (TNN) if the weight of the neural network can be represented in the tensor-train data format. For example, a two-dimensional weight \( \mathbf{W} \in \mathbb{R}^{L_0 \times L_1} \) can be reshaped to a \( k_1 + k_2 \) dimensional tensor \( \mathbf{V} \in \mathbb{R}^{n_0,1 \times n_1,2 \times \ldots \times n_{k-1,1},L_1 \times n_1,2 \times \ldots \times n_{k-1,2},L_2} \) by factorizing \( L_0 = \prod_{m=1}^{k_1} \alpha_{0,m} \) and \( L_1 = \prod_{m=1}^{k_2} i_{1,m} \) and such tensor can be decomposed into the tensor-train data format to save storages.

### B. Tensor-train based Neural Network (TNN)

To make TNN clear, we first start with a general feed forward neural network and then extend it to the tensor-train based neural network. We use a single hidden layer neural network as an example and the same principle can be applied to the multi-layer neural network [19], [20], [21]. Generally, we can train a neural network based on data features \( \mathbf{X} \) and labels \( \mathbf{T} \) with \( N_t \) number of training samples, \( N \) dimensional input features and \( M \) classes. During the training, one needs to minimize the error function with determined weights: \( \mathbf{W}_1 \) (at input layer) and \( \mathbf{W}_2 \) (at output layer) for a single hidden layer neural network:

\[
E = ||\mathbf{T} - f(\mathbf{W}_1, \mathbf{W}_2, \mathbf{X})||_2
\]

where \( f(\cdot) \) is the trained model to perform the predictions from input.

Here, we mainly discuss the inference (testing) process and leave the training process to the next section. The output of each layer is based on matrix multiplication and activation. For example, the first layer output \( \mathbf{H} \) is

\[
\text{pre}H = X_i \mathbf{W}_1 + \mathbf{B}_1, \quad H = \frac{1}{1 + e^{-\text{pre}H}}
\]

1Interested readers can also refer to [17], [18] for more details on the tensor-train data format.
2We ignore bias for a clear explanation.
where $X_i$ is the testing data. $W_1 \in \mathbb{R}^{N \times L_1}$ and $B_1 \in \mathbb{R}^{N_1 \times L_1}$ are the input weights and bias respectively. Then the neural network output for a single hidden layer neural network is

$$Y = f(W_1, W_2, X_i)$$

$$p(i/y_i) \approx y_i, y_i \in Y$$

where $i$ represents class index $i \in [1, M]$. We approximate the prediction probability for each class by the output of neural network.

For the tensor-train based neural network, Fig. 2 shows the general idea. A two-dimensional weight is folded into a three-dimensional tensor and then decomposes into tensor cores $G_1, G_2, ... G_d$. These tensor cores are relative small matrices due to the small value of rank $r$ leading to a high neural network compression rate. Then the whole neural network will be trained in the tensor-train data format.

The TNN inference is a directly application of the tensor-train-matrix-by-vector operations [16], [17]. We will use $W \in \mathbb{R}^{N \times L}$ to discuss the forward pass of neural network. Firstly, we rearrange $W$ to a $d$-dimensional tensor $\mathbf{W}$ whose $k_{th}$ dimension is a vector of length $n_k l_k$. Here, we define $n_k$ and $l_k$ as $N = \prod_{k=1}^d n_k$ and $L = \prod_{k=1}^d l_k$. Without consideration of the bias $B$ and activation function, the neural network forward pass $H = XW$ in the tensor-train data format is

$$H(i) = \sum_{j=[j_1, j_2, ... j_d]} X(j)G_1[i_1, j_1]G_2[i_2, j_2]...G_d[i_d, j_d]$$

where $i = [i_1, i_2, ... i_d, j_1, j_2, ... j_d]$ and $G_k[i_d, j_d] \in \mathbb{R}^{r_{k-1} \times r_k}$ is a slice of cores. We use a pair $[i_k, j_k]$ to refer a index of vector $[1, n_k l_k]$, where $G_k \in \mathbb{R}^{r_{k-1} \times n_k l_k \times r_k}$. Since the fully-connected layer is a special case of convolutional layer with kernel size $1 \times 1$, such tensorized weights can also be applied to other convolutional layers.

This tensor-train-matrix-by-vector multiplication complexity is $O(dr^2 n_m \max(N, L))$ [16], where $r$ is the maximum rank of cores $G_i$ and $n_m$ is the maximum mode size $m_k n_k$ of tensor $\mathbf{W}$. This can be very efficient if the rank $r$ is very small compared to general matrix-vector multiplication. It is also favorable for distributed computation on RRAM devices since each core is small and matrix multiplication is associative.

### C. Training on TNN

Tensor-train based neural network is first proposed by [16] but its training complexity significantly increases due to the backpropagation under the tensor-train data format. A layer-wise training provides good performance with reduced epoch number of backward propagation leading to a significant training time reduction [20], [22], [21]. Moreover, to perform a successful mapping of TNN, recursively training of TNN is required for the trade-off of accuracy and compression rate. Thereby, a fast layer-wise training method is developed in this paper for TNN.

The training process of TNN is the same as general neural network layer-wise training but with the tensor-train data format. We first discuss the general training process following the training framework form [23] and then extend it to TNN. Given a single hidden layer with random generated input weight, the training process is to minimize:

$$\min_{W_1} ||HW_2 - T||_2 + \lambda ||W_2||_2$$

where $H$ is the hidden-layer output matrix generated from the Sigmoid function for activation; and $\lambda$ is a user defined parameter that biases the training error and output weights.
Algorithm 1 Layer-wise Training of Neural Network with Modified Least Squares Solver

Input: Input Set \((X, T)\), \(X\) is the input data and \(T\) is the desired output depending on the layer architecture, activation function \(G(a, b, x_i)\), number of hidden neuron node \(L_0, L_1, \ldots, L_d\)

Output: Neural Network Weight \(W_1, W_2, \ldots, W_d\) for \(d\)-layer neural network

1: for \(i = 1 : d\) do  
2: \(\text{if } i = 1 \text{ then} \)  
3: Factorize \(L_0\) and \(L_1\) (e.g. \(L_0 = l_{0,1} \times l_{0,2}\) and \(L_1 = l_{1,1} \times l_{1,2}\))
4: Randomly generate tensor cores \(G_1 \in \mathbb{R}^{r_0 \times n_1 \times r_2}, \瀚 \in \mathbb{R}^{r_2 \times n_1 \times r_3}\), and other tensor cores to represent a tensor \(W_i \in \mathbb{R}^{n_1 \times n_2 \times l_1 \times l_2}\)
5: \(\text{else}\)  
6: Randomly generated \(W_i\) following Step 3, 4
7: Perform tensor-train-matrix-by-vector multiplication based on (6), which equivalent to \(\text{pre}H_i = H_{i-1}W_{i-1}\)
8: Perform activation function which equivalent to \(H_i = 1/(1 + e^{-\text{pre}H_i})\)
9: Compute \(W_i\) using the modified alternating least-squares \(\|H_iW_i - P\|_2\)
10: \(\text{Note: For auto-encoder layers, } P\) is the activation matrix \(H_{i-1}\) \((H_i = X)\). For the decision layer, \(P\) is the label matrix \(T\).
11: end if
12: end for

The output weight \(W_2\) is computed based on least-squares problem:

\[
W_2 = (\widetilde{H}^T \widetilde{H})^{-1} \widetilde{H}^T \widetilde{T} \in \mathbb{R}^{N_i \times L}
\]

where \(\widetilde{H} = \begin{pmatrix} \hat{H} \\ \sqrt{I} \end{pmatrix}\) and \(\widetilde{T} = \begin{pmatrix} T \\ 0 \end{pmatrix}\) (8)

To build a multi-layer neural network, backwards propagations [19] or layer-wise training using the auto-encoder method [20], [21] can be applied. An auto-encoder layer is to set the single layer output \(T\) the same as input \(X\) and find an optimal weight to represent itself. By stacking auto-encoder layers on the final decision layer, we can build the multi-layer neural network. Algorithm 1 summarizes the layer-wise training with modified alternating least-squares method.

As discussed in the general neural network, the training of TNN requires to solve a least-squares problem in the tensor-train data format. For the output weight \(W_2\) in (7), we propose a tensor-train based least-squares training method using modified alternating least squares algorithm (also known as density matrix renormalization group in quantum dynamics) [24], [25]. The modified alternating least squares (MALS) for minimization of \(||H \widetilde{W}_2 - T||_2\) is working as below.

1) Initialization: Randomly initialized cores \(G\) and set \(\mathcal{W}_2 = G_1 \times G_2 \times \ldots \times G_d\). The process is the same as Step 3, 4 in Algorithm 1.

2) Sweep of Cores: core \(G_k\) is optimized with other cores fixed. Left-to-right sweep from \(k = 1\) to \(k = d\)

3) Supercore generated: Create supercore \(X(k, k+1) = G_k \times G_{k+1}\) and find it by minimizing of least-squares problem \(||H \times Q_{k-1} \times X_{k,k+1} \times R_{k+2} - T||_2\), reshape \(Q_{k-1} = \prod_{i=k-1}^{k-2} G_i\) and \(R_{k+2} = \prod_{i=k+2}^{d} G_i\) to fit matrix-matrix multiplication

4) Split supercore: SVD \(X(k, k+1) = USV^T\), let \(G_k = U\) and \(G_{k+1} = SV^T \times G_{k-1}\). \(G_k\) is determined and \(G_{k+1}\) is updated. Truncated SVD can also be performed by removing smaller singular values to reduce ranks.

5) Sweep Termination: Terminate if maximum sweep times reached or error is smaller than required.

The low rank initialization is very important to have smaller rank \(r\) for each core. Each supercore generation is the process of solving least-squares problems. The complexity of least-squares for \(X\) are \(O(n_mr^3 + n_r^2 R^2r^2)\) [25] and the SVD compression requires \(O(n_m r^3)\), where \(r, r\) and \(n_m\) are the rank of activation matrix \(H_i\), the maximum rank of core \(G\) and maximum mode size of \(\mathcal{W}_2\) respectively. By using truncated SVD, we can adaptively reduce the rank of each core to reduce the computation complexity and save memory storage.

Such tensorization can benefit of implementing large neural networks. Firstly, by performing tensorization, the size of neural network can be compressed. Moreover, the computation load can also be reduced by adopting small tensor ranks. Secondly, a tensorization of weight matrix can decompose the big matrix into many small tensor-core matrices, which can effectively reduce the configuration time of RRAM. Lastly, the multiplication of small matrix can be performed in a highly parallel fashion on RRAM to speed-up the large neural network processing time.

III. 3D MULTI-LAYER CMOS-RRAM ACCELERATOR

In this section, we introduce RRAM-crossbar devices, which can be used for both storage and computation. Furthermore, the 3D hardware platform is proposed based on the non-volatile RRAM-crossbar devices with the design flow for TNN mapping on the proposed architecture.

A. RRAM-Crossbar Device

Emerging resistive random access memory (RRAM) [26], [27] is a two-terminal device with 2 non-volatile states: high resistance state (HRS) and low resistance state (LRS). The state of RRAM is determined when a write voltage \(V_w\) is applied to its two terminals. It is most stable in bistate, where high resistance state (HRS) \(R_{off}\) and low resistance state (LHS) \(R_{on}\) are determined by the polarity of write voltage. As RRAM states are sensible to the input voltages, special care needs to be taken while reading, as such read voltage \(V_r\) is less than half of write voltage \(V_w\), given as (9). \(V_w\) and \(V_r\) are related as follows

\[V_w > V_{th} > V_w/2 > V_r,\] (9)

where \(V_{th}\) is the threshold voltage of RRAM.

In one RRAM-crossbar, given the input probing voltage, the current on each bit-line (BL) is the multiplication-accumulation of current through each RRAM device on the BL. Therefore, the RRAM-crossbar array can intrinsically perform the analog matrix-vector multiplication [28]. Given an
Therefore, stacking non-volatile memories on top of microprocessors enables cost-effective heterogeneous integration. Furthermore, works in [32], [33], [34] also show the feasibility to stack RRAM on CMOS to achieve smaller area and lower energy consumption.

**3D-stacked Modeling:** In this proposed accelerator, we adopt the face-to-back bonding with TSV connections. TSVs can be placed vertically on the whole layer as shown in Fig. 3. The granularity at which TSV can be placed is modeled based on CACTI-3DD using the fine-grained strategy [35], which will automatically partition the memory array to utilize TSV bandwidth. Although this strategy requires a large number of TSV, it provides higher bandwidth and better access latency, which are greatly needed to perform highly-parallel tensor based computation. We use this model to evaluate our proposed architecture and will show the bandwidth improvement in Section V-B.

**Architecture:** In this paper, we propose a 3D multi-layer CMOS-RRAM accelerator with three layers as shown in Fig. 3. This accelerator is composed of a two-layer RRAM-crossbar and a one-layer CMOS circuit. More specifically, they are designed as follows.

- **Layer 1 of RRAM-crossbar** is implemented as a buffer to store neural network model weights as Fig. 3(a) shows. The tensor cores are 3-dimensional matrices and each slice is a 2-dimensional matrix stored distributively in a H-tree like fashion on the Layer 1 as described in Fig. 3(b). They can be accessed through TSV as the input of the RRAM-crossbar or used to configure the RRAM-crossbar resistance in Layer 2.
- **Layer 2 of RRAM-crossbar** performs logic operations such as matrix-vector multiplication and also vector addition. As shown in Fig. 3(b), Layer 2 collects tensor cores from Layer 1 through TSV communication to perform parallel matrix-vector multiplication. The RRAM data is directly sent through TSV. The wordline takes the input (in this case, tensor core 3) and the multiplicand (in this case, tensor core 4) is stored as the conductance of the RRAM-crossbar or used to configure the RRAM-crossbar resistance.

The tensor cores are 3-dimensional matrices and each slice is a 2-dimensional matrix stored distributively in a H-tree like fashion on the Layer 1 as described in Fig. 3(b). They can be accessed through TSV as the input of the RRAM-crossbar or used to configure the RRAM-crossbar resistance in Layer 2.

**B. 3D Multi-layer CMOS-RRAM Architecture**

**3D-integration:** Recent works [30], [31] show that the 3D integration supports heterogeneous stacking because different types of components can be fabricated separately with different technologies and then layers can be stacked into 3D structure.

**3D Multi-layer CMOS-RRAM Architecture**

**Tensor Cores and highly parallel computation**

**Directly connect to TSV**

**Fig. 3.** (a) Proposed 3D multi-layer CMOS-RRAM accelerator (b) RRAM memory and highly parallel RRAM based computation engine (c) TSV communication (d) Memristor Crossbar

**Fig. 4.** Mapping flow for tensor-train based neural network (TNN) on the proposed architecture

**input voltage vector** $V_{WL} \in \mathbb{R}^{N \times 1}$, the output voltage vector $V_{BL} \in \mathbb{R}^{N \times 1}$ can be expressed as

$$
\begin{bmatrix}
V_{BL,1} \\
\vdots \\
V_{BL,M}
\end{bmatrix} = 
\begin{bmatrix}
c_{1,1} & \cdots & c_{1,M} \\
\vdots & \ddots & \vdots \\
c_{N,1} & \cdots & c_{N,M}
\end{bmatrix} 
\begin{bmatrix}
V_{WL,1} \\
\vdots \\
V_{WL,N}
\end{bmatrix}
$$

(10)

where $c_{i,j}$ is configurable conductance of the RRAM resistance $R_{i,j}$, which can represent a real number of weight. Compared to traditional CMOS implementation, RRAM-crossbar achieves better parallelism and consumes less power. However, note that analog implementation of matrix-vector multiplication is strongly affected by non-uniform resistance values [4]. As such, one needs to develop a digital fashioned multiplication based on the RRAM-crossbar instead. Therefore, a digital-fashioned multiplication on RRAM-crossbar is preferred to minimize the device non-uniform impact from process variation [29].

**Performance evaluation (Area, power and throughput)**
IV. TNN Accelerator Design on 3D CMOS-RRAM Architecture

In this section, we further discuss how to utilize the proposed 3D multi-layer CMOS-RRAM architecture to design the TNN accelerator. We first discuss the CMOS layer design, which performs the high level control of TNN computation. Then a highly-parallel RRAM based accelerator is introduced with the TNN accelerator and dot-product engine.

A. CMOS Layer Accelerator

To fully map TNN on the proposed 3D multi-layer CMOS-RRAM accelerator, the CMOS logic is designed mainly for logic control and synchronization using top-level state machine. It prepares the input data for computing cores, monitors the states of RRAM logic computation and determines the computation layer of neural network. Fig. 5 shows the detailed mapping of the tensorized neural network (TNN) on the proposed 3D multi-layer CMOS-RRAM accelerator. This is a folded architecture by utilizing the sequential operation of each layer on the neural network. The testing data will be collected from RRAM memory through TSV and then sent into vector core to perform matrix-vector multiplication through highly parallel processing elements in the RRAM layer. The RRAM layer has many distributed RRAM-crossbar structures to perform multiplication in parallel. Then the computed output from RRAM will be transferred to scalar score to perform accumulations. The scaler core can perform addition, subtraction and comparisons. Then the output from the scaler core will be sent to the sigmoid function model for activation in a pipelined fashion, which performs the computation of (4). The activation matrix $H$ will be used for the next layer computation. As a result, the whole TNN inference process can be mapped to the proposed 3D multi-layer CMOS-RRAM accelerator.

In addition, to support TNN on RRAM computation, a dedicated index look-up table is formed. Since the weight matrix is actually folded into a high dimensional tensor as shown in Fig. 1, a correct index selection function called bijective function is designed. The bijective function for weight matrix index is also performed by the CMOS layer. Based on the top state diagram, it will choose the correct slice of tensor core $G_{i,j}$

![Fig. 5. Data control and synchronization on layer of CMOS with highly-parallel RRAM based processing elements](image-url)

Layer 3 is designed to perform the overall synchronization of the tensorized neural network. It will generate the correct tensor core index as described in (6) to initiate tensor-train matrix multiplication. In addition, the CMOS layer will also perform the non-linear mapping.

Note that buffers are designed to separate resistive networks between Layer 1 and Layer 2. The last layer of CMOS contains read-out circuits for RRAM-crossbar and performs logic control for neural network synchronization.

Mapping Flow: Fig. 4 shows the working flow for the tensor-train based neural network mapping on the proposed architecture. Firstly, the algorithm optimization targeting to the specific application is performed. The neural network compression is performed through layer-wise training process. Then, the design space between compression rate, bit-width and accuracy is explored to determine the optimal neural network configuration (such as number of layers and activation function). Secondly, the architecture level optimization is performed. The RRAM buffer on Layer 1 and the computing elements on Layer 2 are designed to minimize the read access latency and power consumption. Furthermore, the CMOS logic is designed based on finite state machine for neural network synchronization. Finally, the whole system is evaluated based on the RRAM SPICE model, CMOS RTL, Verilog model and 3D-integration model to determine the system performance.

![Fig. 6. RRAM based TNN accelerator for highly parallel computation on tensor cores](image-url)
by determining the \( i,j \) index. Then the RRAM-crossbar will be configured to perform matrix-vector multiplication.

**B. RRAM Layer Accelerator**

In the RRAM layer, we design the RRAM layer accelerator for highly-parallel computation using single instruction multiple data (SIMD) method to support data parallelism.

1) Highly-parallel TNN Accelerator on the RRAM Layer:
The TNN accelerator is designed to support highly parallel tensor-train-matrix-by-vector multiplication by utilizing the associative principle of matrix product. According to (6), \( \lambda(i) \) needs to be multiplied by \( d \) matrices unlike the general neural network. As a result, if traditional matrix-vector multiplication in serial is applied, data needs to be stored in the RRAM array for \( d \) times, which is time-consuming. Since the size of tensor cores in the TNN is much smaller than the weights in the general neural network, multiple matrix-vector multiplication engines can be placed in the RRAM logic layer. When then input data is loaded, the index of \( G_i \) can be known. For example, we need compute \( X(j)G_1[i_1,j_1]G_2[i_2,j_1]G_3[i_3,j_1]G_4[i_4,j_1] \) given \( d = 4 \) for the summation in (6). \( G_1[i_1,j_1]G_2[i_2,j_1] \) and \( G_3[i_3,j_1]G_4[i_4,j_1] \) in (6) can be pre-computed in a parallel fashion before the input data \( \lambda(i) \) is loaded.

Fig. 6 gives an example of parallel tensor core multiplications. The tensor cores (TC1-6) are firstly stored in the RRAM layer. When the input data \( \lambda(j) \) comes, the index of each tensor core is loaded by the logic layer controllers first. The controller will configure the RRAM conductance to write the according data from the tensor cores to RRAM cells. As shown in the Fig. 6, tensor cores (TC2 TC4 and TC6) are used to configure the RRAM to write the data and tensor cores (TC1 TC3 and TC5) are selected for the RRAM input for the multiplication. Please note that the matrix-vector multiplication of \( G_i \) can be performed in parallel to calculate the intermediate matrices while \( \lambda(i) \) is in the loading process. After all the intermediate results are ready, they can be multiplied by \( \lambda(i) \) so that the operation will be efficient and not affected by the input data \( \lambda(i) \) loading process.

2) Highly-parallel Dot-product Engine on the RRAM Layer: We further develop the digitalized RRAM based dot-product engine on the RRAM layer. The tensor-train-matrix-by-vector operation can be efficiently accelerated by the fast matrix-vector multiplication engine on the RRAM layer. Each matrix-vector multiplication can be further divided into a vector-vector dot-product operation for parallel computation. Here, we design the digitalized dot-product engine based on [29]. We use the output matrix \( Y \), input matrices \( X \) and \( \Phi \) for better explanation. The overall equation is \( Y = X \Phi \)

where \( x \) and \( \phi \) are the elements in \( X \) and \( \Phi \) respectively. The basic idea of implementation is to split the matrix-vector multiplication to multiple dot-product operations of two vectors \( x_i \) and \( \varphi_j \). Furthermore, such multiplication can be computed in the binary data format on RRAM with the adoption of fixed point representation of \( x_{ik} \) and \( \varphi_{kj} \). The multiplication process can be reformulated as

\[
y_{ij} = \sum_{k=1}^{N} x_{ik} \varphi_{kj},
\]

where \( x \) and \( \varphi \) are the elements in \( X \) and \( \Phi \) respectively.

The binary data format on RRAM with the adoption of fixed point representation of \( x_{ik} \) and \( \varphi_{kj} \). The multiplication process can be reformulated as

\[
y_{ij} = \sum_{k=1}^{E-1} \sum_{e=0}^{G-1} B_{e}^{x_{ik} 2^e} B_{g}^{\varphi_{kj} 2^g},
\]

\[
= \sum_{e=0}^{E-1} \sum_{g=0}^{G-1} \left( \sum_{k=1}^{N} B_{e}^{x_{ik} 2^e} B_{g}^{\varphi_{kj} 2^g} \right) 2^{e+g} = \sum_{e=0}^{E-1} \sum_{g=0}^{G-1} s_{eg} 2^{e+g}
\]

where \( s_{eg} \) is the accelerated result from RRAM-crossbar. \( B_{e}^{x_{ik}} \) is the binary bit of \( x_{ik} \) with \( E \) bit-width and \( B_{g}^{\varphi_{kj}} \) is the binary bit of \( \varphi_{kj} \) with \( G \) bit-width. As mentioned above, bit-width \( E \) and \( G \) are decided during the algorithm level optimization.
The dot-product operation for (12) can be summarized in four steps on the second RRAM layer.

**Step 1: Index Bijection:** Select the correct slice of tensor cores \( G_d[i_d,j_d] \in \mathbb{R}^{d \times d \times d+1} \), where a pair of \([i_d,j_d] \) determines a slice from \( G_d \in \mathbb{R}^{d \times d \times d+1} \). In our current example, we use \( X \in \mathbb{R}^{M \times N} \) and \( \Phi \in \mathbb{R}^{N \times m} \) to represent two selected slices from cores \( G_1 \) and \( G_2 \).

**Step 2: Parallel Digitizing:** The matrix multiplication \( X \times \Phi \) requires \( M \times N \)-length vector dot-product multiplication. Therefore, an \( N \times N \) RRAM-crossbar is required.

For clarity, we explain this step as two sub-steps but they are multiplication. Therefore, an example, we use \( \Phi \in \mathbb{R}^{N \times m} \) to represent the multiplication result on RRAM-crossbar and then by designing ladder-like thresholds on each column, the multiplication result is estimated to be \( 500 \) \( \mu \)m in parallel as shown in Fig. 7(c). Compared to the state-of-arts realizations, this approach can perform the matrix-vector multiplication faster and more energy-efficient, which will be shown in Section V.

**V. EXPERIMENTAL RESULT**

**A. Experiment Settings**

In the experiment, we have implemented different baselines for performance comparisons. The detail of each baseline is listed below:

- **Baseline 1:** General CPU processor. The general process implementation is based on Matlab with optimized C-program. The computer server is with 6 cores of 3.46GHz and 64.0GB RAM.

- **Baseline 2:** General GPU processor. The general-purpose GPU implementation is based on the optimized C-program and Matlab parallel computing toolbox with CUDA-enabled Quadro 5000 GPU [36].

- **Baseline 3:** 3D CMOS-ASIC. The 3D CMOS-ASIC implementation with proposed architecture is done by Verilog with 1GHz working frequency based on CMOS 65nm low power PDK. Power, area and frequency are evaluated through Synopsys DC compiler (D-2010.03-SP2). Through-silicon via (TSV) area, power and delay are evaluated based on Simulator DESTINY [34] and fine-grained TSV model CACTI-3D [35]. The buffer size of the top layer is set 128MB to store tensor cores with 256 bits data width. The TSV area is estimated to be 25.0 \( \mu \)m² with capacitance of 21fF.

**Proposed 3D CMOS-RRAM:** The settings of CMOS evaluation and TSV model are the same as baseline 2. For the RRAM-crossbar design evaluation, the resistance of RRAM is set as on-state and off-state resistance and 2V SET/RESET voltage according to [37] with working frequency of 200MHz. The CMOS and RRAM integration is evaluated based on [38].

To evaluate the proposed architecture, we apply UCI [39] and MNIST [40] dataset to analyze the accelerator scalability, model configuration analysis and performance analysis. The model configuration is performed on Matlab first using Tensor-train toolbox [25] before mapping on the 3D CMOS-RRAM architecture. To evaluate the model compression, we compare our method with SVD based node pruned method [41] and general neural network [23]. The energy consumption and speed-up are also evaluated. Note that the code for performance comparisons is based on optimized C-Program and deployed as the mex-file in the Matlab environment.

**B. 3D Multi-layer CMOS-RRAM Accelerator Scalability Analysis**

Since neural network process requires frequent network weights reading, memory read latency optimization configuration is set to generate RRAM memory architecture. By adopting 3D implementation, Simulation results on Table II show that memory read and write bandwidth can be significantly improved by 51.53% and 6.51% respectively comparing to 2D implementation. For smaller number of hidden nodes,
read/write bandwidth is still improved but the bottleneck shifts to the latency of memory logic control.

To evaluate the proposed 3D multi-layer CMOS-RRAM architecture, we perform the scalability analysis of energy, delay and area on MNIST dataset [40]. This dataset is applied to multi-layer neural network and the number of hidden nodes may change depending on the accuracy requirement. As a result, the improvement of proposed accelerator with different L from 32 to 2048 is evaluated as shown in Fig. 8. With the increasing L, more computing units are designed in 3D CMOS-ASIC and RRAM-crossbar to evaluate the performance. The neural network is defined as a 4-layer network with weights $784 \times L, L \times L$ and $L \times 10$. For computation delay, GPU, 3D CMOS-ASIC and 3D CMOS-RRAM are close when $L = 2048$ according to Fig. 8(b). When L reaches 256, 3D CMOS-RRAM can achieve $7.56 \times$ area-saving and $3.21 \times$ energy-saving compared to 3D CMOS-ASIC. Although the computational complexity is not linearly related to the number of hidden node numbers, both energy consumption and energy-delay-product (EDP) of RRAM-crossbar increase with the rising number of hidden node. According to Fig. 8(d), the advantage of the hybrid accelerator becomes smaller when the hidden node increases, but it can still have a $5.49 \times$ better EDP compared to the 3D CMOS-ASIC when the hidden node number is 2048.

### TABLE II
**BANDWIDTH IMPROVEMENT UNDER DIFFERENT NUMBER OF HIDDEN NODES FOR MNIST DATASET**

<table>
<thead>
<tr>
<th>Hidden node(L)</th>
<th>256</th>
<th>512</th>
<th>1024</th>
<th>2048</th>
<th>4096</th>
</tr>
</thead>
<tbody>
<tr>
<td>Memory required (MB)</td>
<td>1.025</td>
<td>2.55</td>
<td>7.10</td>
<td>22.20</td>
<td>76.41</td>
</tr>
<tr>
<td>Memory set (MB)</td>
<td>2M</td>
<td>4M</td>
<td>8M</td>
<td>32M</td>
<td>128M</td>
</tr>
<tr>
<td>Write Bandwidth Imp.</td>
<td>1.14%</td>
<td>0.33%</td>
<td>0.60%</td>
<td>3.12%</td>
<td>6.31%</td>
</tr>
<tr>
<td>Read Bandwidth Imp.</td>
<td>5.02%</td>
<td>6.07%</td>
<td>9.34%</td>
<td>20.65%</td>
<td>51.53%</td>
</tr>
</tbody>
</table>

†4-layer neural network with 3 full-connected layer $784 \times L, L \times L$ and $L \times 10$.

![Fig. 8. Scalability study of hardware performance with different hidden node numbers for: (a) area; (b) delay; (c) energy and (d) energy-delay-product](image)

### C. 3D Multi-layer CMOS-RRAM Accelerator Model Configuration Analysis

As discussed in Section II, tensor-train based neural network shows a fast testing process with model compressed when the tensor rank is small. To evaluate this, we apply the proposed learning method comparing to general neural network [23] for speed-up and compression on UCI dataset and MNIST dataset. Please note that the memory required for the tensor-train based weight is $\sum_{k=1}^{d} n_k r_{k-1} r_k$ comparing to $N = n_1 \times n_2 \times \ldots \times n_d$ and the computation process can be speed-up from $O(NL)$ to $O(d r^2 n \max(N, L))$, where $n$ is the maximum mode size of the tensor train. Table III shows detailed comparison of speed-up, compressed-model and accuracy between TNN, general neural network and SVD pruned neural network. It clearly shows that proposed method can accelerate the testing process comparing to general neural network. In addition, our proposed method only suffers around 2% accuracy loss but SVD based method has varied loss (up to 18.1%). Furthermore, by tuning the tensor rank we can achieve 3.13x compression for diabetes UCI dataset. Since we apply 10% node prune by removing the smallest singular values, the model compression remains almost the same for different benchmarks.

![Fig. 9. Testing time and accuracy comparison between tensorized neural network (TNN) and general neural network (Gen.) with varying number of hidden nodes](image)

### TABLE III
**Table III**

<table>
<thead>
<tr>
<th>Number of Hidden Nodes</th>
<th>TNN Test Time</th>
<th>Gen. Testing Time</th>
<th>TNN Accuracy</th>
<th>Gen. Accuracy</th>
</tr>
</thead>
<tbody>
<tr>
<td>4</td>
<td>4x model compression</td>
<td>Around 2% accuracy loss</td>
<td>Testing Accuracy</td>
<td>Testing Accuracy</td>
</tr>
</tbody>
</table>

Fig. 9 shows the testing accuracy and running time comparisons for MNIST dataset. It shows a clear trend of accuracy improvement with increasing number of hidden nodes. The running time between TNN and general NN is almost the same. This is due to the relative large rank $r = 50$ and computation cost of $O(d r^2 n \max(N, L))$. Such tensor-train based neural network achieve $4 \times$ and $8.18 \times$ model compression within 2% accuracy loss under 1024 and 2048 number of hidden nodes respectively. Details on model compression are shown in Table V. From Table V, we can observe that the compression rate is directly connected with the rank $r$, where the memory storage can be simplified as $d n r^2$ from $\sum_{k=1}^{d} n_k r_{k-1} r_k$ but not directly link to the number of hidden nodes. We also observe that by setting tensor core rank to 35, $14.85 \times$ model compression can be achieved with acceptable accuracy loss. Therefore, initialization of a low rank core and the SVD split of supercore in MALS algorithm (Section II-C) are important steps to reduce the core rank and increase compression rate.
are truncated into finite precision. By using the greedy search software double precision floating point format (64-bit), values real values requires a careful evaluation. Compared to the 3D Multi-layer CMOS-RRAM Accelerator Bit-width Configuration Analysis

To implement the whole neural network on the proposed 3D multi-layer CMOS-RRAM accelerator, the precision of real values requires a careful evaluation. Compared to the software double precision floating point format (64-bit), values are truncated into finite precision. By using the greedy search method, an optimal point for hardware resource (small bit-width) and testing accuracy can be achieved. Our tensor-train based neural network compression techniques can work with low-precision value techniques to further reduce the data storage. Table VI shows the testing accuracy by adopting different bit-width on UCI datasets [39] and MNIST [40]. It shows that accuracy of classification is not very sensitive to the RRAM configuration bits for UCI dataset. For example, the accuracy of Iris dataset is working well with negligible accuracy at 5 RRAM bit-width. When the RRAM bit-width increased to 6, it performs the same as 32 bit-width configurations. Please note that the best configuration of quantized model weights varies for different datasets and requires careful evaluation.

E. 3D Multi-layer CMOS-RRAM Accelerator Performance Analysis

In Table IV, performance comparisons among C-Program Optimized CPU performance, GPU performance, 3D CMOS-ASIC and 3D multi-layer CMOS-RRAM accelerator are presented for 10,000 testing images. The acceleration of each layer is also presented for 3 layers (784 × 2048, 2048 × 2048 and 2048 × 10). Please note that the dimension of weight matrices are decomposed into [4 4 7 7] and [4 4 8 8] with 6 bit-width and maximum rank 6. The compression rate is 22.29× and 4.18× with and without bit-truncation. Among the four implementation, 3D multi-layer CMOS-RRAM accelerator performs the best in area, energy and speed. Compared to CPU, it achieves 6.37× speed-up, 2612× energy-saving and 233.92× area-saving. For GPU based implementation, our proposed 3D CMOS-RRAM architecture achieves 1.43× speed-up and 694.68× energy-saving. We also design a 3D CMOS-

ASIC implementation with similar structure as 3D multi-layer CMOS-RRAM accelerator with better performance compared to CPU and GPU based implementations. The proposed 3D multi-layer CMOS-RRAM 3D accelerator is 1.283× speed-up, 4.276× energy-saving and 9.339× area-saving compared to 3D CMOS-ASIC.

The throughput and energy efficiency for these four cases are also summarized in Table III. For energy efficiency, our proposed accelerator can achieve 1499.83 GOPS/W, which has 4.30× better energy efficiency comparing to 3D CMOS-ASIC result (347.29 GOPS/W). In comparison to our GPU baseline, it has 694.37× better energy efficiency comparing to NVIDIA Quadro 5000. For a newer GPU device (NVIDIA Tesla K40), which can achieve 1092 GFLOPS and consume 235W [36], our proposed accelerator has 34.74× energy efficiency improvement.

VI. CONCLUSION

In this paper, we propose a 3D multi-layer CMOS-RRAM accelerator for highly-parallel yet energy-efficient machine learning. A tensor-train based tensorization is developed to represent dense weight matrix with significant compression. The neural network processing is mapped to a 3D architecture and the third CMOS layer is to coordinate the remaining control and computation. Simulation results using the benchmark MNIST show that the proposed accelerator has 1.283× speed-up, 4.276× energy-saving and 9.339× area-saving compared to 3D CMOS-ASIC implementation; and 6.37× speed-up and 2612× energy-saving compared to 2D CPU implementation. In addition, 14.85× model compression can be achieved by tensorization with acceptable accuracy loss.

REFERENCES


Hantao Huang (S’14) received the BS degree from Nanyang Technological University (NTU), Singapore in 2013. Since 2014, he is working towards the PhD degree from the School of Electrical and Electronic Engineering in Nanyang Technological University. His PhD is sponsored by MediaTek. His research interests are data analytics, machine-learning algorithms, and low-power system design. He is a student member of the IEEE.

Leibin Ni (S’17) received the B.S. degree in microelectronics from Shanghai Jiao Tong University, Shanghai, China, in 2014. He is currently pursuing the Ph.D. degree from the School of Electrical and Electronic Engineering, Nanyang Technological University, Singapore. His current research interests include emerging nonvolatile memory platform and big-data in-memory computing.

Kanwen Wang received the B.S. and Ph.D degree in microelectronics from Fudan University, Shanghai, China, in 2006 and 2012, respectively. From 2012 to 2014, he has been a research fellow at the School of Electrical and Electronic Engineering, Nanyang Technological University, Singapore. Since November 2014, he joined Data Center Technology Laboratory, 2012 Labs, Huawei Technologies Co., Ltd as a senior research engineer. His primary research interests include 2.5D/3D system architectures for exascale computing, future memory systems, emerging device technologies for future computing paradigms.

Yuangang Wang received the M.S degree in computer science from National University of Defence Technology, Changsha, China, in 2008. Since March 2008, he joined Data Center Technology Laboratory, 2012 Labs, Huawei Technologies Co., Ltd as a senior research engineer. As a project manager, he has led several research programs regarding new technology innovations. His primary research interests include SCM storage, new memory architecture, PIM technology, system architectures for exa-scale computing, AI system architecture, emerging device technologies for future computing paradigms.

Hao Yu (M’06-SM’14) received the B.S. degree from Fudan University, Shanghai, China, and the Ph.D. degree from the Department of Electrical Engineering, University of California, CA, USA. He was with the School of Electrical and Electronic Engineering, Nanyang Technological University, Singapore and now is with Southern University of Science and Technology, China. His primary research interest is CMOS emerging technology for data sensor, link and accelerator. He received the Best Paper Award from the ACM TODAES10, the Best Paper Award nominations in DAC06, ICCAD06, ASP-DAC12, the Best Student Paper (advisor) Finalist in SRF13, RFIC13, IMS’15, and SRC Inventor Award09. He is the Distinguished Lecturer of IEEE CAS since 2017. He is the Associate Editor and technical program committee member for a number of journals (Nature Scientific Reports, IEEE Trans. on BioCAS, ACM Trans. on Embedded Computing System, Elsevier Microelectronics Journal, Integration, the VLSI Journal) and conferences (DAC, ASSCC, DATE, ISLPED etc.).