<table>
<thead>
<tr>
<th><strong>Title</strong></th>
<th>Current crowding effect on copper dual damascene via bottom failure for ULSI applications (Published version)</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Author(s)</strong></td>
<td>Tan, Cher Ming; Arijit, Roy; Vairagar, A. V.; Krishnamoorthy, Ahila; Mhaisalkar, Subodh Gautam</td>
</tr>
<tr>
<td><strong>Date</strong></td>
<td>2005</td>
</tr>
<tr>
<td><strong>URL</strong></td>
<td><a href="http://hdl.handle.net/10220/4644">http://hdl.handle.net/10220/4644</a></td>
</tr>
<tr>
<td><strong>Rights</strong></td>
<td>© 2005 IEEE. Personal use of this material is permitted. However, permission to reprint/republish this material for advertising or promotional purposes or for creating new collective works for resale or redistribution to servers or lists, or to reuse any copyrighted component of this work in other works must be obtained from the IEEE. This material is presented to ensure timely dissemination of scholarly and technical work. Copyright and all rights therein are retained by authors or by other copyright holders. All persons copying this information are expected to adhere to the terms and constraints invoked by each author's copyright. In most cases, these works may not be reposted without the explicit permission of the copyright holder. <a href="http://www.ieee.org/portal/site">http://www.ieee.org/portal/site</a>.</td>
</tr>
</tbody>
</table>
Current Crowding Effect on Copper Dual Damascene Via Bottom Failure for ULSI Applications

Cher Ming Tan, Senior Member, IEEE, Arijit Roy, A. V. Vairagar, Ahila Krishnamoorthy, and Subodh G. Mhaisalkar

Abstract—Reliability of interconnect via is increasing an important issue in submicron technology. Electromigration experiments are performed on line/via structures in two level Cu dual damascene interconnection system and it is found that wide line/via fails earlier than the narrow line/via. Atomic flux divergence based finite element analyses is performed and stress-migration is found to be important in the failure rate behavior observed. Semi-classical width dependence Black’s equation together with the finite element analysis revealed that the difference in the time to failure is due to the much larger average current density along the interface between the line and via for the wide line/via structure, and good agreement is obtained between the simulation and experimental results.

Index Terms—Atomic flux divergence, copper, current crowding, via electromigration.

I. INTRODUCTION

Electromigration (EM) induced failure continues to be a major reliability issue as the feature size of ULSI technology is reducing. The ever increasing complexity of interconnect system requires more demanding reliability on the various components in the system. Today, the limiting factor in interconnect reliability is increasingly dominated by the EM performance of vias with the performance of lines playing a substantially lesser role in submicron technology [1]–[3]. The transition from Al to Cu interconnects leads to new via structure fabricated by dual damascene process, and the EM reliability of Cu interconnects has not been found to be as good as anticipated over Al interconnects [4]. A recent critical review can be found in [5] in this aspect.

In a via structure, current density, temperature, and stress distributions are not uniform as in an interconnect line. The peak current density appears at the inner corners of via-top and via-bottom, resulting in high local current density at the corners. This high local current density produces strong electron wind driving force and hence affects the median time to failure (MTF) as MTF is directly related to the current density by the semi-classical Black’s formula. Furthermore, the atomic flux divergences due to nonuniform distributions of temperature and stress could be comparable to that due to electron-wind force.

Moreover, Cu EM performance is strongly depends on the interface/surface available for mass transport [6], [7]. Unfortunately, chemical–mechanical polishing (CMP), an integral part of the Cu interconnect fabrication process, does not allow the top surface of metallization line to be covered by the barrier layer unlike its side walls and bottom surface. Therefore, at the inner corner of the via-bottom, two kinds of diffusion interface paths are available: one with Cu and barrier layer at the cylindrical via-bottom; and the other with Cu and cap layer at the top surface of metallization near the cylindrical via. These are the locations at which the current is crowded. Hence, current crowding in via should be a dominant factor for via EM performance. Though the effect of current crowding has been reported for Al based interconnects, similar work has not been explored for Cu based interconnects. In this work, the effect of such current crowding on Cu via EM performance will be investigated.

In this work, we will focus on the via bottom failure of a two-level Cu dual damascene line/via structures with line widths of 0.28 and 0.7 μm, respectively. They will be termed as narrow and wide line/via, respectively, in the subsequent discussion. Both structures have the same cylindrical via diameter of 0.26 μm and line thickness of 0.35 μm. EM experiments and three-dimensional (3-D) static finite element analysis (FEA) will be employed to explain the various physical failure mechanisms at the EM test condition.

II. EXPERIMENTAL DETAILS

EM test structures with line widths of 0.28 and 0.7 μm have been fabricated using 0.18 μm Cu/oxide dual damascene technology. The first inter-metal dielectric (IMD) stack consisted of plasma enhanced chemical vapor deposited (PECVD) layer of 50 nm SiN and 800 nm undoped silicate glass (USG) on top of p-Si substrate using Novellus concept two Sequel Express PECVD system. M1 trench was patterned using 248 nm lithography, and the USG layer was etched using a fluorine-based dry-etch chemistry in TFL 85 DRM oxide etcher. Photore sist stripping and wet clean were performed to ensure polymer residue-free trenches.

Formation of Cu metallization in these trenches involved depositing a stack of 25 nm Ta barrier and 150 nm Cu seed by physical vapor deposition (PVD) in Applied materials PVD/CVD Endura HP 5500 followed by 0.6 μm electrochemically plated (ECP) Cu layer using Novellus SABRE system. A 50 nm thick SiN layer was deposited after CMP process to serve as Cu cap layer. Then layers of 800 nm USG, 50 nm SiN and 500 nm USG were deposited as IMD-2 in which 50 nm SiN serve as trench-2 stop layer. Via and M2 trench were then formed by a via-first dual damascene process. In the M1 test structures, M2 (lines

Manuscript received September 5, 2004; revised November 5, 2004. This work was supported in part by A*STAR/IME.

C. M. Tan and A. Roy are with the School of Electrical and Electronic Engineering, Nanyang Technological University, Singapore 639798, Singapore (e-mail: cmtan@ntu.edu.sg; PB2917949@ntu.edu.sg).

A. V. Vairagar and S. G. Mhaisalkar are with the School of Materials Engineering, Nanyang Technological University, Singapore (e-mail: PB1750142@ntu.edu.sg; Subodh@ntu.edu.sg).

A. Krishnamoorthy is with Semiconductor Process Technologies, Institute of Microelectronics, Singapore 117685 (e-mail: ahila@ime.a-star.edu.sg).

Digital Object Identifier 10.1109/TDMR.2005.846830
connected to pads) were short so that voids would be expected to form in M1 and is vice versa for the M2 test structures. The lines are 0.35 \( \mu \text{m} \) thick and the via diameter is 0.26 \( \mu \text{m} \) for all the test structures. Both the M1 and M2 test structures were fabricated on the same wafers while only EM characterization of M1 test structure will be discussed for the present work. Schematic diagram of the test structure employed in this study is shown in Fig. 1.

EM test was performed using Qualitau package level electromigration test system. Resistance increase with time was monitored until failure. Failure criterion of 10% increase in resistance was used in this study. Both the narrow and wide line/via M1 test structures were tested with 0.8 MA/cm\(^2\) current density at three different temperatures of 300 °C, 325 °C, and 350 °C, with their MTFs computed. The cumulative failure distributions for the narrow and wide line/via structure are shown in Figs. 2 and 3, respectively. The EM results are summarized in Table I. The narrow and wide line/via M2 test structures are also tested with the same EM test conditions as that of M1 test structures but their results will not be discussed in this work. The physical failure analysis has been performed using focused ion beam (FIB), and Fig. 4 shows a FIB image of a failed line/via structure.

III. SIMULATION

In order to understand the various physical mechanisms in the via EM failure in this work, 3-D FEA was performed where the atomic flux divergences (AFD) due to various driving forces were computed. In contrast to a pure diffusion process in which the concentration gradient of the moving species is the only driving force, EM phenomenon is a completed diffusion process controlled by multiple physical mechanisms, including electron-wind force induced migration (EWM), stress induced migration (SM) as well as thermal induced migration or thermo-migration (TM). The mathematical implementation for the atomic flux divergences due to these physical mechanisms has been described by Dalleau et al. [8] with common activation energy for the three migration processes. However, this is not true from microscope point of view. A detail discussion on this fact can be found in a line EM work presented by Zhang et al. [9] and Tan et al. [10]. In this work, we follow the later work and applied to a via/line structure.

The basic structure after discretization for FEA is shown in Fig. 5. The length, width, and thickness of the structure are taken along the X, Y, and Z (vertical direction) axes, respectively. The location of the global origin of the coordinate system is shown in Fig. 5, and all the computational results are calculated with...
The multiphysics finite element analysis software ANSYS is used here. As the element aspect ratio is limited to 20 in the software, it is difficult to discretize all the sub-domains in the structure by using the “Mesh Tool” or “Map Mesh” to mesh the entire structure. Therefore, direct generation technique is used for discretization [11].

In addition, complexity arises due to the fact that the circular via-end surfaces are connected to the rectangular metallization surfaces. Such connection requires both the cylindrical and rectangular coordinate systems to be considered in the model, and proper connection between the two coordinate systems is necessary. Hence, every node in the meshing is created by defining its coordinates and “brick” element is formed that connect the adjacent 8 nodes with defined material properties. With this way of building the FE model, though it is tedious, the user can have a full control and flexibility on the model.

It is a common practice to take the stress-free temperature (SFT) of the damascene interconnects in between 350°C to
TABLE II

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Material</th>
<th>Value</th>
<th>Reference</th>
</tr>
</thead>
<tbody>
<tr>
<td>Electronic charge (e)</td>
<td>-</td>
<td>1.6021×10^{11}</td>
<td>-</td>
</tr>
<tr>
<td>Boltzmann’s constant ((\kappa))</td>
<td>-</td>
<td>1.3867×10^{15}</td>
<td>-</td>
</tr>
<tr>
<td>Atom concentration</td>
<td>Cu</td>
<td>8.44×10^{23} /m^3</td>
<td>-</td>
</tr>
<tr>
<td>Activation energy for EWM</td>
<td>Cu</td>
<td>0.6 eV</td>
<td>-</td>
</tr>
<tr>
<td>Activation energy SM</td>
<td>Cu</td>
<td>0.74 eV</td>
<td>[14]</td>
</tr>
<tr>
<td>Effective charge number (Z)</td>
<td>Cu</td>
<td>4</td>
<td>[10]</td>
</tr>
<tr>
<td>Diffusion constant ((D_a))</td>
<td>Cu</td>
<td>7.8×10^{-5} m^2/s</td>
<td>[16]</td>
</tr>
<tr>
<td>Atomic volume ((\Omega))</td>
<td>Cu</td>
<td>1.18×10^{-33} m^3</td>
<td>-</td>
</tr>
<tr>
<td>Resistivity @ 20°C ((\rho))</td>
<td>Cu</td>
<td>1.69×10^{-8} (\Omega)-m</td>
<td>[17]</td>
</tr>
<tr>
<td>Temperature coefficient of resistivity ((\Theta))</td>
<td>Cu</td>
<td>4.5×10^{-3} (\Omega)-m/K</td>
<td>[18]</td>
</tr>
<tr>
<td>Resistivity @ 300°C ((\rho))</td>
<td>Ta</td>
<td>70×10^{-8} (\Omega)-m</td>
<td>[19]</td>
</tr>
</tbody>
</table>

TABLE III

<table>
<thead>
<tr>
<th>Material</th>
<th>Young’s Modulus (GPa)</th>
<th>Poisson ratio</th>
<th>Thermal conductivity (W/mK)</th>
<th>Coefficient of thermal expansion ((\beta))</th>
<th>Reference</th>
</tr>
</thead>
<tbody>
<tr>
<td>Cu</td>
<td>129.8</td>
<td>0.339</td>
<td>379</td>
<td>16.5×10^{-6}</td>
<td>[17], [19]</td>
</tr>
<tr>
<td>Ta</td>
<td>186.2</td>
<td>0.35</td>
<td>53.65</td>
<td>6.48×10^{-6}</td>
<td>[20], [21]</td>
</tr>
<tr>
<td>Si</td>
<td>265</td>
<td>0.27</td>
<td>0.8</td>
<td>1.5×10^{-6}</td>
<td>[22], [25]</td>
</tr>
<tr>
<td>SiO_2</td>
<td>71.4</td>
<td>0.16</td>
<td>1.75</td>
<td>0.68×10^{-6}</td>
<td>[12], [17]</td>
</tr>
<tr>
<td>Si</td>
<td>130</td>
<td>0.28</td>
<td>61.9</td>
<td>4.4×10^{-6}</td>
<td>[12], [17]</td>
</tr>
</tbody>
</table>

However, it is interesting to note that, the \(\sigma\)’s are very close for the two line widths at a given test temperature. Since it is reported that \(E_a\) vary with line width [26], and with the close \(\sigma\) values observed between the two line widths, we should expect that their \(E_a\) difference should be small.

In order to determine the difference in \(E_a\), we estimated the \(E_a\) using the data from the two test temperatures of 300 and 325°C. This \(E_a\) can be viewed as the mean \(E_a\) in the temperature range of 300–325°C. The \(E_a\) values obtained are 0.48 and 0.52 eV for the narrow and wide line/via structures, respectively. Hence, the difference in \(E_a\) is only 0.04 eV, which is indeed small as expected. From the \(E_a\) values calculated, one can see that the failure is interfacial diffusion dominated [4], [5].

Note here that the test data from 350°C is not used for the above-mentioned calculation of \(E_a\) because its \(\sigma\) value is too much difference from that at 300°C. Hence, its inclusion in the average \(E_a\) computation could render a large error.

The \(E_a\) of around 0.5 eV might indicate poor copper process. However, for the M2 test structures fabricated together with the M1 test structures studied in this work, the EM failure data of the M2 test structures show an activation energy of 0.85 and 0.88 eV for the narrow and wide line/via, respectively. Thus the activation energy in this case is within 0.8–1.0 eV, characteristic of a robust copper processes [4], [5]. Hence the low value of \(E_a\) in the M1 test failure should not be taken as an indication of the poor copper process, instead it represents a different physical mechanism underlying the electromigration processes.

B. Atomic Flux Divergence (AFD) Distribution

As AFD is the basic element for void mechanic in EM, we studied the AFD distribution in detail. To study the AFDs due to various driving forces under consideration, we compute the distribution of the AFD over the portion of the structure from the via zone to M1 line 0.5 \(\mu\)m away from the via zone. The AFD will be expected to be maximum around the via zone, and minimum along the M1 line far away from the zone. It is found that the distribution is the same if it is beyond 0.5 \(\mu\)m from the via zone in M1 line.

From the simulation, the contribution of AFD due to TM was found to be negligible (5 order less) as compared to the AFD contributions due to EWM and SM. This is consistent with the report made recently by Nguyen et al. [27].

As an example, the AFD distribution due to EWM and SM at test temperature of 325°C for the case of wide line/via are shown in Figs. 6 and 7, respectively. One can note that the maximum (positive) AFD zones for both the EWM and SM are the
same, and they coincide with the failure zone as found in the experiments. The AFD distributions due to EWM and SM are shown in Fig. 8. From this figure, it is clear that the contribution due to SM increases with increasing test temperature. This probably explain the difference in the log-normal $\sigma$ observed at different test temperatures.

It can also be noted that the SM contribution to the total AFD is much higher in case of wide line/via compared to that in the narrow line/via. This is because at the same current density, more heat will be generated which will increase the temperature in the case of wide line/via compared to narrow line/via, causing larger degree of nonuniformity in the stress distribution in the structure in the case of wide line/via.

It is also to be noted here that only qualitative information can be drawn from this static AFD calculation [28]. In reality, during the void growth, AFD will vary, and hence quantitative conclusion can be made only with dynamic model, and this is beyond the scope of the present work.


C. Via Bottom Current Density Dependency

From the above discussion, one concludes that the EM process was mainly governed by EWM up to the test temperature of 325 °C for the EM test structures under investigation. Therefore, the “current crowding effect” in the line/via structure must be taken into account to understand the MTF behavior of the structures since MTF is inversely proportional to AFD [8], [29].

To ensure the same electron-wind driving force, which is proportional to applied current density rather than the current, both the structures were tested with the same line current density, though the total current in the wide line/via will be 2.5 times of that in the narrow line/via at the same current density level. The EM reliability of the two interconnect structures at service condition with same current can be estimated by extrapolating the EM test data using reliability statistics [30]. Such extrapolation is however beyond the scope of this work.

The via bottom has been identified experimentally as the failure location for both narrow and wide line/via structures at the Cu/Ta or Cu/SiN interfaces in the M1 line. As can be seen in Figs. 9 and 10, the magnitudes of the average current densities along the interfaces of Cu/Ta and Cu/SiN near the via bottom for both structures depend on the line width. It can be computed that the average current density for the narrow line/via (Fig. 9) is 1.7 times the current density in the M1 line, and it is 4.9 times the M1 current density in case of wide line/via (Fig. 10).

The higher ratio of the average current density along the interfaces mentioned above for the wide line/via structure can be understood as follows. As the line current density is the same for both cases, the total current is higher in the wide line/via structure. However, the via diameter is the same for all the test structures, and thus the current is much crowded in the wide line/via structure. This renders the average current density having a higher ratio over the current density in M1 line, and making the current crowded zone more vulnerable to failure.

Under such a high current density, it is reasonable to assume that Cu/Ta or Cu/SiN interfaces are the dominant diffusion path. The average activation energies found earlier do suggest that the Cu interface/surface is indeed the dominant diffusion path.

On the other hand, since the thickness of Ta barrier is 25 nm in our experiments, it is adequate to act as a perfect blocking boundary to the Cu atom flow [31]. Thus, the interface diffusion can only occur at the interface between M1 line and the cap layer near the via zone or at the interface between M1 line and Ta via bottom barrier, and the failure is in essence a line electromigration failure. The $t_{50}$ of line EM is given by the width dependence Black’s equation [32] as follows:

$$t_{50} = BWj^{-n}\exp\left(\frac{E_a}{kT}\right)$$  \hspace{1cm} (1)

where $B$ is a constant depending on the material, failure criteria etc., $W$ is the line width, $j$ is the current density, $E_a$ is the activation energy and $n$ is the current density exponent. It is generally agreed that electromigration failure that is controlled by the nucleation of void should yield $n = 2$ [33], and for the case of “downstream” stressing (i.e., the direction of electron flow is same with the present case) in Cu damascene line/via structure, it was reported that the value of $n$ is between 1.87 to 2.01 [26].

Therefore, the ratio of $t_{50}$ for narrow to wide line/via structure is given by

$$\frac{t_{50}\text{ narrow}}{t_{50}\text{ wide}} = \left(\frac{W\text{ narrow}}{W\text{ wide}}\right)\left(\frac{j\text{ narrow}}{j\text{ wide}}\right)^{-n}\exp\left(\frac{\Delta E_a}{kT}\right)$$ \hspace{1cm} (2)

where the superscripts narrow and wide correspond to the narrow and wide line/via, respectively. The subscript int refers to the interface current density at the line/via bottom interface, and $\Delta E_a$ is the difference in activation energies of the narrow and wide line/via structures which is found to be $-0.04$ eV as computed previously.

In order to estimate $n$, (2) was evaluated using the simulated current density at test temperature at 300 °C with $n$ varying from 1.8 to 2.0. It is found that $n = 1.9$ for the $t_{50}$ ratio in (2) to agrees well with our experimental data, and this value of $n$ is well within the reported value [26]. With this value of $n$, we computed the $t_{50}$ ratio at other test temperatures, and the results...
are summarized in Table I. One can see an excellent agreement between the simulation and experimental results.

On the other hand, if the \( t_{50} \) ratio using (2) is computed without considering the current crowding, we will have the factor \((j_{\text{int}} / j_{\text{ref}})^{-n}\) equal to 1 as line current densities are the same for both the structures. For the case where the test temperature is 325°C, the MTF ratio will be 0.18 which is far from the experimental observation. Hence, this study implies that the uniform line current density cannot be used to estimate the MTF of via EM, and indeed the current crowding effect affects the MTF significantly. The average current density along the interface at line/via bottom should be used to compute the MTF of the via bottom EM failure for the line/via structure.

V. CONCLUSION

Current crowding is found to be a dominant factor in via bottom failure for deep submicron Cu interconnects via structure. The failure time for wide line/via has been found to be shorter as compared to narrow line/via at identical EM test condition due to the effect of current crowding. From our 3-D finite element analyses, it is shown that the stress induced migration cannot be ignored at high test temperature, which is 350°C in this work. The increasing contribution of stress induced migration in the EM process probably explains the decrease in log-normal \(\sigma\) with increasing test temperature.

The uniform line current density is found to be inappropriate for the estimation of MTF of EM in the line/via structure, but the width dependence Black’s equation with average current density along the line/via interface provides an excellent approximation for the MTF.

REFERENCES


Cher Ming Tan (M’84–SM’00) was born in Singapore in 1959. He received the B.Eng. degree (Hons.) in electrical engineering from the National University of Singapore in 1984, and the M.A.Sc. and Ph.D. degrees in electrical engineering from the University of Toronto, Toronto, ON, Canada, in 1988 and 1992, respectively.

He joined Nanyang Technological University (NTU) as an academic staff in 1997, and he is now an Associate Professor in the School of Electrical and Electronic Engineering. His current research areas are reliability data analysis, electromigration reliability physics and test methodology, and quality engineering such as QFD. He also works on silicon-on-insulator structure fabrication technology and power semiconductor device physics.

Dr. Tan is currently an Executive Committee member of the IEEE Singapore Section, Chairman of the Certified Reliability Engineer Board of Singapore Quality Institute, and Committee member of the Strategy and Planning Committee of the Singapore Quality Institute. He has also been elected to the Research Board of Advisors of the American Biographical Institute and was elected International Educator of the Year 2003 by the International Biographical Center, Cambridge, U.K. He is now appointed as a Fellow of the Singapore Quality Institute and a Fellow of the Singapore Institute of Manufacturing Technology. He is currently listed in Who's Who in Science and Engineering as well as Who's Who in the World due to his achievements in science and engineering.

Arijit Roy received the B.Sc. degree in physics (Hons.) from North Bengal University, India, in 1996, the M.Sc. degree in physics from the Indian Institute of Technology, Kharagpur, in 1999, and the M.Tech. degree in instrument technology from the Indian Institute of Technology, Delhi, in 2000. He is presently pursuing the Ph.D. degree in the School of Electrical and Electronic Engineering, Nanyang Technological University, Singapore.

His research interests are electromigration, stress migration reliability physics of copper ULSI interconnects.

A. V. Vairagar, photograph and biography not available at the time of publication.

Ahila Krishnamoorthy has been a Senior Research Scientist with the Institute of Microelectronics, Singapore, since April 2001. Her interests are in the process integration and reliability improvement of Cu-low k and Cu-ultra low- k back end of the line interconnects. Prior to this, she developed self-passivating Cu metallization and self-assembled monolayer diffusion barriers at Rensselaer Polytechnic Institute, Troy, NY, from 1997 to 2000. She holds two patents on methods to develop a Cu-alloy diffusion barrier.

Subodh G. Mhaisalkar has over 10 years of experience in Senior R&D and Process Engineering positions in the field of microelectronics. He has held positions of Director of Engineering in ST Assembly and Test Services and Senior Managerial positions in National Semiconductor and Gintic Institute of Manufacturing Technology Singapore (now renamed to SIMTech). His area of expertise has been reliability, process engineering, packaging design, and development of advanced electronic materials. In his career in the industry, he has pioneered design, process, thermal management, and design elements for packaging of microprocessors, flip chip assemblies, plastic packages, and advanced ball grid arrays. His current research interests include polymer electronics (thin film transistor, photovoltaics, and memory devices), nanoelectronics materials (processes and reliability) and microelectronics and optoelectronics materials, processes, and packaging.