<table>
<thead>
<tr>
<th><strong>Title</strong></th>
<th>A low-noise multi-GHz CMOS multiloop ring oscillator with coarse and fine frequency tuning</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Author(s)</strong></td>
<td>Liu, Hai Qi; Goh, Wang Ling; Siek, Liter; Lim, Wei Meng; Zhang, Yue Ping</td>
</tr>
<tr>
<td><strong>Date</strong></td>
<td>2009</td>
</tr>
<tr>
<td><strong>URL</strong></td>
<td><a href="http://hdl.handle.net/10220/6246">http://hdl.handle.net/10220/6246</a></td>
</tr>
<tr>
<td><strong>Rights</strong></td>
<td>© 2009 IEEE. Personal use of this material is permitted. However, permission to reprint/republish this material for advertising or promotional purposes or for creating new collective works for resale or redistribution to servers or lists, or to reuse any copyrighted component of this work in other works must be obtained from the IEEE. This material is presented to ensure timely dissemination of scholarly and technical work. Copyright and all rights therein are retained by authors or by other copyright holders. All persons copying this information are expected to adhere to the terms and constraints invoked by each author's copyright. In most cases, these works may not be reposted without the explicit permission of the copyright holder. <a href="http://www.ieee.org/portal/site">http://www.ieee.org/portal/site</a> This material is presented to ensure timely dissemination of scholarly and technical work. Copyright and all rights therein are retained by authors or by other copyright holders. All persons copying this information are expected to adhere to the terms and constraints invoked by each author's copyright. In most cases, these works may not be reposted without the explicit permission of the copyright holder.</td>
</tr>
</tbody>
</table>
A Low-Noise Multi-GHz CMOS Multiloop Ring Oscillator With Coarse and Fine Frequency Tuning
Hai Qi Liu, Member, IEEE, Wang Ling Goh, Member, IEEE, Liter Siek, Member, IEEE, Wei Meng Lim, and Yue Ping Zhang

Abstract—A 7-GHz CMOS voltage controlled ring oscillator that employs multiloop technique for frequency boosting is presented in this paper. The circuit permits lower tuning gain through the use of coarse/fine frequency control. The lower tuning gain also translates into a lower sensitivity to the voltage at the control lines. Fabricated in a standard 0.13-μm CMOS process, the proposed voltage-controlled ring oscillator exhibits a low phase noise of $-103.4$ dBc/Hz at 1 MHz offset from the center frequency of 7.64 GHz, while consuming a current of 40 mA excluding the buffer.

Index Terms—CMOS, coarse/fine tuning, gigahertz (GHz), multiloop, phase noise, ring oscillator, voltage-controlled oscillator (VCO).

I. INTRODUCTION

A s BOTH optical and data link systems move towards high-data rate application, low noise high frequency voltage-controlled oscillators (VCOs) are becoming more important in the design of the receiver and transmitter blocks in optical communications systems or the systems-on-chip (SOCs) with read channel and interface circuits such as Serial Advanced Technology Attachment (SATA) in data link/storage systems [1]. Ring oscillator has long been perceived as capable of permitting easy implementation and occupying much smaller die area as compared to its inductance-capacitance (LC) counterpart. Due to the low-power supply voltage as the technology scales down, a conventional tuning scheme will result in excessive VCO voltage-to-frequency gain ($K_{VCO}$) and this increases the noise sensitivity of the oscillator. To avoid such problem, various methods have been developed, such as to implement a coarse/fine frequency tuning in the LC-tuned and ring oscillators, to maintain the wide tuning range as well as a moderate tuning gain. For LC-tuned oscillators, the digitally switched varactor banks are usually adopted to provide the coarse tuning along with the continuous fine frequency tuning [2]–[5]. Most ring oscillators, however, implement the coarse/fine-tuning through controlling the tail current of the whole circuit [6]. This unfortunately increases the risk of up-conversion of the $1/f$ noise from the tail current source transistors.

In this paper, a new delay cell that is equipped with both coarse- and fine-tunings is proposed. The multiloop technique is adopted to push the circuit’s operating frequency to the maximum [7], [8]. Fine-tuning is implemented by adjusting the current flowing through the positive feedback cross-coupled nMOS pair that is included for self-balancing. Since the positive feedback latch transistors are sized very small, the drain current (and the drain current noise) is significantly reduced [9]. Therefore, their noise up-conversion makes a negligible impact on the noise performance of the whole circuit.

The design of the circuit is described in Section II. The small signal analysis in terms of frequency tuning as well as phase noise characteristics are both discussed in Section III. Lastly, the experimental results are presented in Section IV.

II. DESIGN OF CIRCUIT

As mentioned in Section I, the proposed ring oscillator delay cell utilizes the multiloop technique. A general architecture of a three-stage multiloop ring oscillator is illustrated in Fig. 1. Two operating loops, a primary (solid line) and a secondary (dashed line), are involved in the ring oscillator. The primary loop works as a normal differential ring oscillator, while the secondary loop provides an additional entry to the input-output transfer function. This extra entry can help to decrease the slew time of the output nodes, from low to high, since the secondary inputs are fed from the outputs that are a few stages prior to the current stage. The circuit schematic of the proposed delay cell is depicted in Fig. 2. In this circuit, nMOS N1 and N2 form the input pair of the primary loop, while pMOS P5 and P6 serve as the input pair of the secondary loop. PMOS P1/P2 forms the load of the delay cell. When $V_{P+}$ is lower than $V_{m}$, transistor N1 shuts off. Since the input voltage at $V_{S+}$ is earlier than $V_{P+}$,
the secondary input transistor P5, will already be conducting its source current to the load capacitor at the output node OUT−.

As a result, the time for the output node to rise from low to high is decreased.

The tail current source transistors are avoided in this delay cell so as to maximize the signal swing, which is beneficial for signal-to-noise ratio (SNR). In order to avoid the loss of oscillation at the extreme cases of frequency tuning, extra pMOS loads, P3 and P4, are added in shunt with the controllable load P1 and P2. In this design, the gates of P3 and P4 are connected to $G_{ND}$ to bias the transistors into the triode region of operation. Coarse-tuning is accomplished by varying the load through changing the gate voltage of P1/P2. On the other hand, fine-tuning can be achieved by adjusting the amount of tail current flowing through the positive feedback latch, N3 and N4.

III. SMALL SIGNAL ANALYSIS

The design of the ring oscillator is a tradeoff process that involves power, frequency, area, and noise performance. A qualitative analysis is essential for oscillator design since it provides the designer insight into the circuit and helps the designer to make informed decisions on the tradeoffs that are involved in the ring oscillator in terms of power, frequency, and noise. While the ring oscillator is actually experiencing large signal operation, it becomes extremely difficult to analyze its frequency and noise characteristics due to the nonlinearity and complexity. In this section, brief qualitative analysis of both the oscillator frequency tuning and phase noise performance are provided.

A. Frequency Tuning Issues

Assuming the oscillation amplitude to be small and the waveform shape is sinusoidal, the first-order small signal model of the gain stage in the proposed ring oscillator is presented in Fig. 3. $g_{mP}$ and $g_{ma}$ represent the transconductances from the primary input and the secondary input to the output, respectively. If $\theta$ is defined as the phase difference between the output node and the primary input node, and $\phi$ as that between the output node and the secondary input node, then for each half stage, the following equations may be derived:

$$V_{OUT−} = V_{P+} e^{-j\theta}$$  
$$V_{OUT+} = V_{S+} e^{-j\phi}$$  
$$V_{OUT−} = V_{OUT+} e^{-j\pi}.$$  

Use KCL at the output node OUT−:

$$V_{OUT−} = \frac{R}{1 + j\omega RC} \left( -g_{mP}V_{P+} - g_{ma}V_{S+} - g_{mc}V_{OUT+} \right).$$  

Following the calculation procedure presented in [7], the relationship between the oscillation frequency and the small-signal model’s parameters can be obtained, where

$$\omega = \frac{\tan \theta}{RC} + \frac{g_{ma}(\cos \phi \tan \theta - \sin \phi)}{C} - g_{mc} \tan \theta.$$  

From the equation, it is noted that the first term represents the primary loop operating frequency, and is determined by the time constant and the number of delay stages $n$, since $\theta$ is defined by $n$ as $\theta = (n + 1/n)\pi$, considering the fact that $\theta$ is the sum of a $\frac{\pi}{n}$ phase shift of $\pi$ and an $\frac{\pi}{n}$ phase shift of $\frac{\pi}{n}$. The second term in the equation illustrates the effect of the oscillation frequency, attributed by the secondary loop. In order to improve the oscillator speed, the term $C_{OS}\phi\tan \theta - \sin \phi$ has to be positive. Because $\pi < \theta \leq 3\pi/2$ (i.e., $\theta = 3\pi/2$ when $n = 2, \theta = 4\pi/3$ when $n = 3$ and $\theta$ approaches $\pi$ when $n$ increases), which implies that $\tan \theta$ is always a positive value, the secondary loop has to be properly connected to ensure that the second term is positive.

The third term in (5) corresponds to the frequency change that is contributed by the cross-coupled nMOS pair. We can see that the introduction of the cross-coupled pair slows down the circuit speed by a factor that is proportional to the transistor transconductance. Hence, decreasing the transistor size or the drain current will reduce the slowdown effect. The cross-coupled nMOS pair can also be viewed as a latch, which makes it more difficult for both the differential outputs to change their status. Although this pair slows down the circuit operating speed, it is still essential since they can help to prevent the differential outputs...
from converging at the same voltage level. The positive feedback caused by the cross-coupled pair also reduces the slew time of the output nodes, for both the low to high and high to low transitions, yielding better oscillator phase noise performance [9].

B. Phase Noise Characteristics Analysis

The phase noise of the ring oscillator is analyzed based on the theory proposed in [9]. In [9], the phase noises of an oscillator in the regions of $1/f^3$ and $1/f^2$ are defined in (6) and (7), respectively

$$\mathcal{L}\{\Delta \omega\} = 10 \cdot \log \left( \frac{N \cdot \Gamma^2_{\text{max}}}{q^2_{\text{max}}} \cdot \frac{\tau}{8 \cdot \Delta \omega^2} \right)$$  

(6)

$$\mathcal{L}\{\Delta \omega\} = 10 \cdot \log \left( \frac{N \cdot c^2_{\text{eff}}}{q^2_{\text{max}}} \cdot \frac{\tau}{8 \cdot \Delta \omega^2} \cdot \frac{\omega_1}{\Delta \omega} \right)$$  

(7)

where $q_{\text{max}}$ is the maximum charge at the output node of interest, $\Gamma(x)$ is the Impulse Sensitivity Function (ISF), and $N$ is the number of noise stages, i.e., $N = 6$ for a three-stage differential ring oscillator since the analysis is based on each half-stage. The quantity $\Gamma_{\text{max}}$ is the r.m.s. value of the ISF, $c_0$ is twice the dc value of the ISF function and is defined as $1/\pi \int_0^{\infty} \Gamma(x)dx$. The ISF can be plotted by measuring the excess phase shift from a few tens of cycles after injecting a current impulse into the node of interest across one period of the oscillation. The duration of the impulse should be set small enough so as to improve on the accuracy of the calculated ISF. $\tau/\Delta f$ is the noise current Power Spectral Density (PSD) of the active devices. Meanwhile, the Noise Modulation Function (NMF) is also defined since the noise sources involved in the oscillator appear to be cyclostationary noise and can be treated as a stationary noise that is applied to the system with an effective ISF given by

$$\Gamma_{\text{eff}}(x) = \Gamma(x) \cdot \alpha(x)$$  

(8)

where $\alpha(x)$ is the NMF obtained from device noise characteristics. By substituting (8), (6) and (7) can be rewritten as

$$\mathcal{L}\{\Delta \omega\} = 10 \cdot \log \left( \frac{N \cdot \Gamma^2_{\text{max,eff}}}{q^2_{\text{max}}} \cdot \frac{\tau}{4 \cdot \Delta \omega^2} \right)$$  

(9)

$$\mathcal{L}\{\Delta \omega\} = 10 \cdot \log \left( \frac{N \cdot c^2_{\text{eff}}}{q^2_{\text{max}}} \cdot \frac{\tau}{8 \cdot \Delta \omega^2} \cdot \frac{\omega_1}{\Delta \omega} \right)$$  

(10)

The calculated ISF, NMFs, and effective ISFs are all illustrated in Fig. 4. Since $N3/N4$ and the tail transistor $N5$ contribute much less noise than the rest of the transistors, they are neglected in our analysis. The noise current PSD of the active devices in the ring oscillator can be modeled as

$$\frac{\tau}{\Delta f} + \frac{\tau}{\Delta f} = 4kT\gamma g_{d0} + 4kT\delta g_d$$  

(11)

where $\tau_{\text{nd}}$ and $\tau_{\text{ng}}$ represent the channel noise and gate induced noise of the MOS devices, respectively. $\gamma$ and $\delta$ are the bias-dependent noise factors and $\delta = 2\gamma = 3$ is used for calculation of this work in 0.13-$\mu$m process. The relationship between the gate conductance $g_d$ and the channel conductance at zero drain-source bias $g_{d0}$ can be expressed as [10]

$$g_d = \frac{\omega^2 C_2}{g_{d0}}$$  

(12)

It has been proven that $\tau_{\text{nd}}$ is in general frequency-independent and increased when the channel length is decreased, while the induced gate noise is proportional to $f^2$, where $f$ is the operating frequency [11]. Although both the noise sources contribute to the total noise at high frequency, the dominant contribution still comes from the channel thermal noise.

From our calculation, the largest transistor N1 is found to contribute to nearly half of the thermal noise and N1 has to be large enough to provide sufficient gain for the delay stage so as to maintain oscillation at high frequency.

C. Design Implications and Discussions

To summarize the previous analysis on frequency and phase noise, some design implications are given as follows.

1) The differential input nMOS transistors (N1/N2 in this work) contribute a significant portion of thermal noise as compared to the rest of the circuit. However, a larger dimension is necessary if higher frequency is desired. Hence, there is a tradeoff involving phase noise performance and operating frequency.
TABLE I

| TRANSISTOR SIZES OF THE PROPOSED 3-STAGE RING OSCILLATOR DELAY CELL (IN MICROMETERS) |
|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
| W/L              | N1               | N3               | N5               | P1               | P3               | P5               |
| 55/0.13          | 50/0.13          | 200/0.4          | 150/0.13         | 150/0.13         | 150/0.13         |

Fig. 5. Simplified cross-sectional view of nMOS transistor in triple-well technology.

2) If cross-coupled latches are introduced, the slowdown impact on the entire circuit operation can be reduced by decreasing the transconductance, i.e., by reducing the W/L or the drain current.

3) Once the sizes of the input differential nMOS transistors and cross-coupled latch are determined, the $g_m$ of pMOS load transistors (P1/P3 in this work) has to be larger than a specific value in order to meet the minimum required dc gain, so as to ensure the kick-start of the oscillation.

4) If a large coarse tuning range is desired, the size ratio of P1/P2 to P3/P4 can be increased, i.e., to reduce W/L of P3/P4 and increase that of P1/P2.

According to the previous analysis, the transistors are sized as shown in Table I. The length of the tail current transistor of the cross-coupled latch is increased to 0.4 μm to minimize the 1/f noise up-conversion.

Buffer has also been designed to drive the bondpads and the probe. An inverter buffer stage is inserted between the VCO and the 50-Ω output buffer to isolate the ring oscillator stages from the output load.

IV. EXPERIMENTAL RESULTS

To validate the performance of the proposed ring oscillator, the circuit was fabricated in a standard one-poly six-metal 0.13-μm triple-well digital CMOS technology. The cutoff frequency $f_T$ of nMOS transistor in this technology is over 90 GHz. The triple well process offers a better performance in terms of noise isolation and bulk control as compared to conventional p-well technology. As illustrated in the simplified cross-sectional view in Fig. 5, the buried deep n-well isolates the bulk of nMOS from the common P-substrate, thereby effectively minimizes the noise coupling from p-substrate to nMOS bulk. Fig. 6 shows the die photograph of the fabricated oscillator with a chip dimension of 500 μm x 320 μm (including the pad frame). The core oscillator occupies only 180 μm x 50 μm. On-wafer probing was performed for the measurement.

Two additional pads (marked as TS in Fig. 6) were added to cater to troubleshooting in the event of failure, for example, to kick start its oscillation. Two differential internal nodes of the VCO are connected to these two pads at the cost of a lower operating frequency since additional parasitic capacitances introduced by the pads into the oscillator loop make an influential impact on the circuit’s operating frequency.

Fig. 7. Measured coarse frequency tuning characteristics of the ring oscillator when $V_{fine}$ is fixed at 0 V.

Fig. 8. Measured fine frequency tuning characteristics of the ring oscillator.
The coarse- and fine-tuning characteristics were measured and the results are plotted in Figs. 7 and 8, respectively. As seen in Fig. 7, the oscillator is able to operate from 7.44 to 7.86 GHz when $V_{\text{fine}}$ is fixed at 0 V and with $V_{\text{coarse}}$ tuned. The coarse tuning range shifts to 7.3 to 7.7 GHz when $V_{\text{fine}}$ is fixed at 1.2 V, where the cross-coupled latch is turned on. It is noted from Fig. 7 that the coarse frequency tuning gain is about 380 MHz/V when $V_{\text{coarse}} = 0.2$ V and $V_{\text{fine}} = 0.5$ V. The corresponding output power spectrum is plotted in Fig. 10. The power dissipation of the total chip is 91 mW, of which 60 mW is consumed by the VCO core, with a supply voltage of 1.5 V. As a comparison, the calculated minimum achievable phase noise of CMOS ring oscillator at same frequency with same power consumption is evaluated to be $-105.3$ dBc/Hz at 1 MHz offset. This is less than 2 dB better than the results achieved in this work. The calculation shown below is based on the theory reported in [15] in that

$$\mathcal{L}_{\text{min}}(\Delta f) = 10 \log \left[ \frac{7.33kT}{P_{\text{min}}} \left( \frac{f_0}{\Delta f} \right)^2 \right]$$  \hspace{1cm} (13)$$

where $P_{\text{min}}$ is the minimum power dissipation of ring oscillator that is proportional to the parasitic capacitance value and the square of the bias voltage.

Some other ring oscillator designs have been listed in Table II for comparison. The figure-of-merit (FoM) of the VCO is expressed as [13]

$$\text{FoM} = \mathcal{L}(\Delta f) - 20 \log \left( \frac{f_0}{\Delta f} \right) + 10 \log \left( \frac{P_{\text{minW}}}{1 \text{ mW}} \right)$$  \hspace{1cm} (14)$$

where $\mathcal{L}(\Delta f)$ is the measured phase noise in dBc/Hz at a frequency offset of $\Delta f$ from the carrier frequency $f_0$ and $P_{\text{minW}}$ is the measured power dissipation of the oscillator in milliwatts. From the table, it is evident that our proposed design is able to achieve good results that are comparable to some of the recently
reported ring oscillator designs. The measured results demonstrate the capability of the proposed coarse- and fine-tuning VCO to operate at high frequencies with low phase noise. The performance of the ring oscillator is summarized in Table III.

V. CONCLUSION

Coarse- and fine-tuning can be used to decrease the VCO tuning sensitivity without impairing the tuning range. A novel delay cell of coarse/fine-controlled ring oscillator has been proposed to reduce the tuning sensitivity and the low-frequency noise up-conversion. A fully integrated implementation in a 0.13-μm CMOS one-poly six-metal process demonstrates a frequency tuning range of 7.3 to 7.86 GHz, with average fine tuning sensitivity of 115 MHz/V. This oscillator can be used in phase-locked loops that engage frequency-training loop. In this case, the fine tuning of the VCO is driven by the phase-locking loop while the coarse tuning is derived from the frequency-training loop. Since the frequency loop remains relatively quiet after phase lock, the high sensitivity of coarse control does not lead to high jitter.

REFERENCES


Wang Ling Goh (M’96) received the B.Eng. and Ph.D. degrees in electrical and electronic engineering from Queen’s University of Belfast (QUB), Belfast, U.K.

She is an Associate Professor with the School of Electrical and Electronic Engineering (EEE), Nanyang Technological University (NTU), Singapore. She is also the Assistant Chair of Students. Her research interests include silicon device process technology, Nanowire SOI devices, and digital and mixed-signal IC designs for low-power application. She has coauthored 1 book, holds 16 patents, and published more than 70 research papers in international journals and conferences.

Hai Qi Liu (S’05–M’07) was born in Jiangsu, China, in 1979. He received the B.S. degree from Tianjin University, Tianjin, China, in 2000, the M.Sc. degrees from Tongji University, Shanghai, China, in 2003, respectively, both in electrical engineering, and the Ph.D. degree from the School of Electrical and Electronic Engineering, Nanyang Technological University, Singapore, in 2008.

He is now with Oxford Semiconductor Pte Ltd., Singapore, where he is a Senior Analogue IC Design Engineer involved in analog and mixed-signal integrated circuits design. His current research interests include fully integrated oscillators, mixed-signal equalizers, phase-locking, and clock data recovery for high-speed broadband data communication applications.

Wei Meng Lim received the B.E. (Hons.) and M.E. degrees from Nanyang Technology University (NTU), Singapore, in 2002 and 2004, respectively.

He then joined the School of Electrical and Electronic Engineering, NTU, as a Research Staff Member. His research interests include RF circuit design, RF device characterization, and modeling.
Yue Ping Zhang received the B.E. and M.E. degrees from Taiyuan Polytechnic Institute and Shanxi Mining Institute of Taiyuan University of Technology, Shanxi, China, in 1982 and 1987, respectively, and the Ph.D. degree from the Chinese University of Hong Kong, Hong Kong, in 1995, all in electronic engineering.

From 1982 to 1984, he worked with Shanxi Electronic Industry Bureau; from 1990 to 1992, the University of Liverpool, Liverpool, U. K.; and from 1996 to 1997, City University of Hong Kong. From 1987 to 1990, he taught at Shanxi Mining Institute and, from 1997 to 1998, the University of Hong Kong. He was promoted to a Full Professor with Taiyuan University of Technology in 1996. He is now an Associate Professor and the Deputy Supervisor of Integrated Circuits and Systems Laboratories with the School of Electrical and Electronic Engineering, Nanyang Technological University, Singapore. He has broad interests in radio science and technology and published widely across seven IEEE societies. He has delivered scores of invited papers/keynote address at international scientific conferences. He has organized/chaired dozens of technical sessions of international symposia.

Dr. Zhang was a recipient of the Sino-British Technical Collaboration Award in 1990 for his contribution to the advancement of subsurface radio science and technology, the Best Paper Award from the Second International Symposium on Communication Systems, Networks, and Digital Signal Processing in 2000, the Best Paper Prize from the Third IEEE International Workshop on Antenna Technology in 2007, and a Visiting Fellowship from the University of Hong Kong in 2005. He is listed in Marquis Who’s Who, Who’s Who in Science and Engineering, Cambridge IBC 2000 Outstanding Scientists of the 21st Century. He serves on the Editorial Board of the International Journal of RF and Microwave Computer-Aided Engineering and a Guest Editor of the Journal for the special issue on RF and Microwave Subsystem Modules for Wireless Communications. He also serves as an Associate Editor of the International Journal of Microwave Science and Technology. Furthermore, he serves on the Editorial Boards of IEEE Transactions on Microwave Theory and Techniques and IEEE Microwave and Wireless Components Letters.