<table>
<thead>
<tr>
<th>Title</th>
<th>An untrimmed CMOS amplifier with high CMRR and low offset for sensor applications</th>
</tr>
</thead>
<tbody>
<tr>
<td>Author(s)</td>
<td>Zhang, Xiao Ling; Chan, Pak Kwong</td>
</tr>
<tr>
<td>Date</td>
<td>2008</td>
</tr>
<tr>
<td>URL</td>
<td><a href="http://hdl.handle.net/10220/6364">http://hdl.handle.net/10220/6364</a></td>
</tr>
</tbody>
</table>

© 2008 IEEE. Personal use of this material is permitted. However, permission to reprint/republish this material for advertising or promotional purposes or for creating new collective works for resale or redistribution to servers or lists, or to reuse any copyrighted component of this work in other works must be obtained from the IEEE. This material is presented to ensure timely dissemination of scholarly and technical work. Copyright and all rights therein are retained by authors or by other copyright holders. All persons copying this information are expected to adhere to the terms and constraints invoked by each author's copyright. In most cases, these works may not be reposted without the explicit permission of the copyright holder.

http://www.ieee.org/portal/site This material is presented to ensure timely dissemination of scholarly and technical work. Copyright and all rights therein are retained by authors or by other copyright holders. All persons copying this information are expected to adhere to the terms and constraints invoked by each author's copyright. In most cases, these works may not be reposted without the explicit permission of the copyright holder.
An Untrimmed CMOS Amplifier with High CMRR and Low Offset for Sensor Applications

X.L. Zhang* and P.K. Chan**
* Chartered Semiconductor Manufacturing Pte Ltd, Singapore
** School of Electrical and Electronic Engineering, Nanyang Technological University, Singapore
Email: epkchan@ntu.edu.sg

Abstract—This paper presents a new CMOS amplifier with high common-mode rejection ratio (CMRR) and low offset, dedicated to integrated sensors, using total continuous-time design technique but without the need of trimming. This is based on cascading two high-gain differential stages to form a composite front-end gain stage for enhancing CMRR as well as reducing systematic errors, and incorporating an averaging layout technique to reduce the random mismatch errors. Powered by a total 3.3V supply, measurements on 15 samples have shown that the mean and standard deviation of the input-referred offset are 50.4μV and 0.678mV respectively. The proposed amplifier has also achieved CMRR greater than 110dB (0 - 150Hz), offset drift less than 0.8 μV/°C for temperature ranging from −55°C to +125°C, input-referred noise less than 17.4nV/√Hz at 1kHz and active area of 0.117 mm² in a 0.6 μm CMOS technology.

Index Terms — CMOS amplifier, precision amplifier, instrumentation, CMRR, offset, offset drift, integrated sensors

I. INTRODUCTION

Amplifiers play an important role in many sensor circuit applications such as sensing interface, low-level signal conditioning circuit, sensor reference circuit and so forth. For instance, the autonulling bridge for gas sensors and chemical sensors or the well-known Wheatstone bridge for pressure sensors etc. often require amplifiers having intrinsically high CMRR, low offset, low offset drift and low noise for floating differential sensing function. There are several approaches to deal with the design challenges. Trimming of amplifier’s components is one of the common methods. It is straightforward but it increases the testing cost. Another drawback is that the trimmed circuits may be valid for certain temperature range or constrained conditions due to the added sensitivity of the trimming network. Alternatively, the amplifiers in sensors can be designed using auto-zeroing technique [1], correlated double sampling technique [2], chopper stabilization technique [3]-[4] or baseline subtraction technique [5] so as to increase CMRR and/or to reduce both the offset and low frequency flicker noise in CMOS sensor circuits. However, the key disadvantages of these techniques can be observed as (i) the clock circuit coupling unavoidable interference into sensitive analog circuitries or into the amplifier itself via the common substrate in silicon and the supply line, adding design concern of power supply rejection ratio (PSRR), (ii) the generation of residual nonlinear switch errors arising from mismatch or inadequate compensation of switches and (iii) the use of high-order continuous-time filter for rejection of unwanted spectral components. All of these techniques increase the silicon overhead indirectly. As a result, turning to the amplifier design using continuous-time technique for low-cost solution as one of the focuses, the circuit architecture and device matching are considered as two critical issues because they dictate the instrumentation-based performance in terms of CMRR and offset parameters. One representative example is the use of analytical yield modeling approach [6] to achieve the primary goals. Unfortunately, this design methodology demands substantial resources in device characterization and measurements so as to obtain optimized sizing for transistors. The recent reported circuit architecture [8] is also complicated in the input stage design. Therefore, this paper presents the design of a compact and total continuous-time mode amplifier to meet the required instrumentation performance in an economical way.

II. PROPOSED AMPLIFIER

Figure 1 shows the simplified schematic of the precision amplifier. The composite input stage concept is applied to design the front-end input stage instead of the input stages using either operational transconductance amplifier (OTA) structures [6]-[7] or folded-cascode structure with dedicated biasing technique [8]. Herewith, the proposed amplifier comprises three gain stages. The first stage (formed by transistors M1-M4 and M9) and the second stage (formed by transistors M5-M8 and M10) are standard differential amplifier stages whereas the third stage (formed by transistors M11-M12) is a class-A output stage. The key front-end structure is that of the outputs of the first differential stage being clamped directly by the second gain stage to form a single composite gain stage. This ensures that the dc operating point at the gates of the transistors M5 and M6 are approximately at the same level. Therefore, the node voltages $V_A$ and $V_B$ of the first stage will be forced to follow each other by the second differential gain stage. Hence, the composite gain stage provides intrinsic tracking mechanism to reduce the systematic offset, leading to the improvement of stability in context of environmental variations due to process, temperature and supply. To enhance the device matching as a means to reduce the random offset, the layout technique for increasing randomness in placement of critical matched devices is employed and discussed in the subsection D of section III. This ensures that the geometrical mismatch does not contribute significantly to
the offset, particularly offset drift performance with low temperature range [7].

![Simplified Schematic Diagram of Proposed Amplifier](image)

**Figure 1.** Simplified Schematic Diagram of Proposed Amplifier

It is important to note that the node A in Figure 1 exhibits low impedance, but high impedance for the node B. When the differential-to-single-ended active load (formed by transistors M3-M4) in stage one is cascaded with second stage, several key advantages are obtained as follows: (i) the dc biasing point at node B is defined without using the common-mode feedback circuit whereas the high open-loop gain in the clamping circuit suppresses the systematic offset error effectively despite of input-referred offset error from the clamping circuit, (ii) the residue common-mode signal arising from the first differential stage will be strongly rejected by the second differential gain stage to increase the CMRR significantly and (iii) the balanced structures contributed by the first and second differential stages ensure the common-mode offsets contributed by transistor junction leakage currents can be cancelled even at high temperature range [7].

For frequency compensation, the Nested-Miller compensation technique was employed, as shown in the arrangement of two compensation capacitors \(C_{C1} \) and \(C_{C2} \). The compensation resistor \(R_{C1} \) is added to improve the phase margin of the amplifier. The transistor M13 is added to improve the large-signal slew-rate performance [9] in a class-A output stage topology.

### III. DESIGN CONSIDERATIONS

#### A. Low-Offset Design

Due to imperfect fabrication together with non-ideal design parameters, circuit offsets are unavoidable. Therefore, the input-referred offset voltage dominated by the first stage of the precision amplifier in Figure 1, can be obtained [10] as

\[
v_{OS1} = v_a - v_{d2} = 2 \left( V_{vdd} - V_{t} \right) \left( \frac{W}{L} \right)_{12} \left( \frac{W}{L} \right)_{13} \left( \frac{W}{L} \right)_{14} \left( \frac{W}{L} \right)_{15} \\
\]

where \( v_a \) is the threshold voltage of transistor M1 in Figure 1 with subscript number defined by i, \( V_{vdd} \) denotes the gate-overdrive biasing for p-channel differential pair, and \( V_{vdd} \) denotes the gate-overdrive biasing for n-channel active load. Refer to (1), the offset can be minimized by choosing large size for the matching transistor pairs (M1-M2), small gate-overdrive biasing voltage for the differential input pairs (M1-M2), and large gate-overdrive biasing voltage for the active loads (M3-M4). It is the same treatment for the second gain stage. Apart from circuit design, the random offset improvement relies on the averaging layout technique in this untrimmed, un-clocked continuous-time method.

#### B. Common Mode Rejection Ratio

CMRR provides a good measure on assessing how well the matching degree among the critical devices or components in the amplifier design. It can be classified as systematic CMRR and random CMRR. The systematic CMRR relates to the circuit topology, the circuit design with devices having finite transconductance or insufficient large output resistance, whereas the random CMRR originates from the random mismatch effect of the supposedly matched device pairs. A standard differential amplifier would typically display 60-80dB in overall CMRR performance. It is because the typical mismatching factor is on the order of 0.1%. In order to achieve CMRR greater than 100dB, the circuit architecture is modified to a cascade differential structure as the front-end amplifier stage in conjunction with the averaging layout technique. The systematic CMRR for the proposed precision amplifier can be analyzed as

\[
CMRR = \frac{8g_{m1} (r_{F2} / r_{F4}) s_{m2} s_{m3} s_{m5} s_{m7} v_{bd10}}{1 + v_{d4} / r_{F2} + v_{d4}} \quad (2)
\]

where the symbols have their usual definitions with reference to the relevant devices in Figure 1. From (2), it can be seen that the total systematic CMRR for the precision amplifier is enhanced significantly due to the number of product terms \( g_{m1} r_{d4} \) which are defined by the device transconductance and the output resistance. For reducing the impact of the mismatching factor that would dominate the overall CMRR in the design of precision amplifier, the averaging layout using the common centroid in centroid methodology is applied to enhance matching accuracy in comparison to the standard well-known common-centroid technique at the expense of increasing layout area.

#### C. Noise Optimization

The noise sources of the CMOS operational amplifier originate from flicker noise and thermal noise components. The flicker noise component is usually larger than the thermal noise component for typical frequency below 1kHz under typical bias conditions and device geometries [10]. The noise contributions are usually dominated by the first gain stage. Noise analysis of the first PMOS differential stage of precision amplifier in Figure 1 gives

\[
\frac{v_{eq}^2}{N} = \frac{2k F_{dp}}{C_{OX} W_{dp}} \left[ \frac{1}{L_{dp}} + \frac{K_{Fmr} H_{m}}{K_{Fdp} H_{p}} \right] \times \frac{L_{dp}}{L_{mir}} \quad (3)
\]

where the symbols have their usual meanings, and the subscript \( n \) represents n-channel device, subscript \( p \)
represents p-channel device, subscript \( dp \) represents differential pair and subscript \( mir \) represents current mirror. Refer to (3), it can also be observed that the larger the values of \( L_{mir} \) and \( W_{dp} \), the smaller the 1/f noise is. By differentiating (3) with respect to \( L_{dp} \) and setting the derivative to zero, the value of \( L_{dp} \) yielding minimum input-referred voltage [11] is

\[
L_{dp\_opt} = \frac{L_{mir}}{K_{Fmir}\mu_n} \sqrt{\frac{K_{Fdp}\mu_p}{}}
\]  

(4)

Therefore, by choosing the optimum value for the channel length of the differential input pair and choosing larger values for \( L_{mir} \) and \( W_{dp} \), the input-referred 1/f noise will be minimized.

D. Layout Technique

In order to achieve high CMRR, low offset amplifier, the random mismatch effect is the most critical non-ideal effect in layout consideration. It becomes the dominant effect to the impact of the circuit performance parameters as stated above if the layout is not considered critically from the perspectives in randomness, symmetry, matching characteristics and topological placement of devices. In this layout work, the unit transistors are used rather than the merged transistors for better matching characteristics. The large transistors are divided into a number of unit transistors. All the unit transistors are placed in the same orientation with common centroid pattern. All the matched transistor pairs are placed in the same well for better matching environment. For the proposed precision amplifier, the common-centroid in a quad technique is employed [12]. Figure 2 shows the placement for two large matched transistors being split into sixteen unit devices. Two common-centroid units named sub-group A and sub-group B are established for the formation of another common-centroid pattern. This type of common-centroid in common-centroid technique will be advantageous in minimizing the mismatching error between the transistors and increasing the randomness in topological placement. Hence, the mismatch due to uneven gradients that exists in the fabrication process for the precision amplifier can be greatly reduced.

IV. RESULTS AND DISCUSSIONS

The proposed amplifier was implemented using a standard 0.6\( \mu \)m N-well CMOS process. The overall measured performance at typical condition (+/-1.65V, 25\(^\circ\)C) is summarized in Table I. It can be seen that the DC gain of the precision amplifier under loaded condition is no less than 114dB. This high open-loop gain is essential for minimizing gain error in feedback. The measured power consumption is 0.76mW at a total of 3.3V supply. The microphotograph is shown in Figure 3. The silicon area of the complete amplifier is 0.117 mm\(^2\).

Table I summaries the performance parameters of the amplifier. The measured noise spectral density at 1 kHz in unity-gain configuration is 17.47 nV/\( \sqrt{\text{Hz}} \), which is thanks for the noise optimization. As expected, CMRR exhibits high values from dc up to 150Hz. These frequencies are crucial for sensor applications needed to reject a potential large common-mode signal at low frequency, for instance, the 50 Hz hum noise.

**TABLE I. MEASURED PERFORMANCE OF THE PROPOSED AMPLIFIER**

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Proposed Amplifier (+1.65 V @ 25º C)</th>
</tr>
</thead>
<tbody>
<tr>
<td>DC Gain</td>
<td>114 dB</td>
</tr>
<tr>
<td>Unity Gain Bandwidth</td>
<td>2.3 MHz</td>
</tr>
<tr>
<td>Phase Margin</td>
<td>64 degree</td>
</tr>
<tr>
<td>CMRR at DC (Mean)</td>
<td>120 dB</td>
</tr>
<tr>
<td>CMRR at 50Hz (Mean)</td>
<td>113 dB</td>
</tr>
<tr>
<td>CMRR at 150Hz (Mean)</td>
<td>110 dB</td>
</tr>
<tr>
<td>Positive Slew Rate</td>
<td>2.2 V/( \mu )S</td>
</tr>
<tr>
<td>Negative Slew Rate</td>
<td>2.1 V/( \mu )S</td>
</tr>
<tr>
<td>Offset (Mean)</td>
<td>0.0504 mV</td>
</tr>
<tr>
<td>Offset (Standard Deviation)</td>
<td>0.678 mV</td>
</tr>
<tr>
<td>Offset Drift (Mean) (-55 ºC to +125 ºC)</td>
<td>0.78 ( \mu )V/ºC</td>
</tr>
<tr>
<td>1/f Noise @1kHz</td>
<td>17.47 nV/( \sqrt{\text{Hz}} )</td>
</tr>
<tr>
<td>Positive PSRR at DC</td>
<td>110 dB</td>
</tr>
<tr>
<td>Negative PSRR at DC</td>
<td>115 dB</td>
</tr>
<tr>
<td>THD at 1Vrms (20dB Gain)</td>
<td>81 dB</td>
</tr>
<tr>
<td>Silicon Area</td>
<td>0.117 mm(^2)</td>
</tr>
<tr>
<td>Supply Current</td>
<td>231( \mu )A</td>
</tr>
<tr>
<td>Load</td>
<td>100k // 100pF</td>
</tr>
</tbody>
</table>

Figure 4 displays the histogram of CMRR performance at dc. Of all the 15 samples measured, the mean value of 120dB CMRR at dc has revealed that the tendency of the yield for achieving very high CMRR values is excellent. For offset evaluation, Figure 5 displays the measurement results on 15 samples in a histogram. The mean offset is
50.4μV whereas the standard deviation of offset is 0.678mV. However, the standalone dc offset term does not represent the entire offset performance. Temperature tests were also conducted on the prototypes. Figure 6 depicts the offset drift of 15 chips over a wide temperature range, -55°C~125°C. The mean offset drift is 0.78μV/°C, which is very low for all the chip samples despite various minute offset values. Of particular interest is the fact that the additional offset contribution arising from the offset drift does not swamp the nominal offset. It has confirmed the combined techniques that (i) the averaging layout permits low geometry mismatches, maintaining low offset in low temperature range whereas (ii) the composite front end on the basis of second differential gain stage clamping the first differential gain stage gives a good common mode rejection to the leakage currents in NMOS active loads, leading to low offset at high temperature range. As a result, the amplifier circuit is able to sustain low offset over a wide temperature range. In final remark, the measured CMRR and offset results, summarized in Table I, outperform the recently reported work of amplifier [8] having 100dB CMRR and 3mV offset. The intrinsic low sensitivity of the proposed structure to the mismatching factors is therefore validated, confirming the effectiveness and robustness of the circuit architecture when using both circuit design technique and averaging layout technique.

V. CONCLUSION

The design of a new precision amplifier is presented. The experimental results have validated that the untrimmed low-noise amplifier can offer significantly enhanced metrics in terms of CMRR, offset and offset drift, suggesting that the composite front-end input stage architecture has the key advantage of simplicity with instrumentation-based performance. The amplifier is particularly useful for analog sensor signal processing.

REFERENCES