Showing results 13 to 32 of 85
< previous
next >
| Issue Date | Title | Author(s) |
| 2017 | A 20.2–57.1 GHz Inductor-less Divide-by-4 Divider Chain | Yi, Xiang; Liang, Zhipeng; Boon, Chirn Chye |
| 2015 | A 220-285 GHz SPDT Switch in 65-nm CMOS Using Switchable Resonator Concept | Meng, Fanyi; Ma, Kaixue; Yeo, Kiat Seng; Boon, Chirn Chye; Lim, Wei Meng; Xu, Shanshan |
| 2022 | A 23.4 mW -72-dBc reference spur 40 GHz CMOS PLL featuring a spur-compensation phase detector | Liang, Yuan; Boon, Chirn Chye; Chen, Qian |
| 2019 | A 24/77 GHz dual-band receiver for automotive radar applications | Yi, Xiang; Feng, Guangyin; Liang, Zhipeng; Wang, Cheng; Liu, Bei; Li, Chenyang; Yang, Kaituo; Boon, Chirn Chye; Xue, Quan |
| 2009 | A 3-8 GHz low-noise CMOS amplifier | Meaamar, Ali; Boon, Chirn Chye; Do, Manh Anh; Yeo, Kiat Seng |
| 2020 | A 311.6 GHz phase-locked loop in 0.13 μm SiGe BiCMOS process with –90 dBc/Hz in-band phase noise | Liang, Yuan; Boon, Chirn Chye; Chen, Qian; Liu, Zhe; Li, Chenyang; Mausolf, Thomas; Kissinger, Dietmar; Wang, Yong; Ng, Herman Jalli |
| 2020 | A 3GS/s highly linear energy efficient constant-slope based voltage-to-time converter | Chen, Qian; Liang, Yuan; Kim, Bongjin; Boon, Chirn Chye |
| 2018 | A 4.06 mW 10-bit 150 MS/s SAR ADC with 1.5-bit/cycle operation for medical imaging applications | Sunny, Sharma; Chen, Yong; Boon, Chirn Chye |
| 2022 | A 40 GHz CMOS PLL with -75-dBc reference spur and 121.9-fs rms jitter featuring a quadrature sampling phase-frequency detector | Liang, Yuan; Boon, Chirn Chye |
| 2018 | A 40 GHz on-chip power combine load for mm-wave power amplifier | Lin, Jiafu; Zhang, Gary; Boon, Chirn Chye |
| 2018 | A 52–57 GHz 6-bit phase shifter with hybrid of passive and active structures | Quan, Xing; Yi, Xiang; Boon, Chirn Chye; Yang, Kaituo; Li, Chenyang; Liu, Bei; Liang, Zhipeng; Zhuang, Yiqi |
| 2013 | A 57.9-to-68.3GHz 24.6mW frequency synthesizer with in-phase injection-coupled QVCO in 65nm CMOS | Yi, Xiang; Boon, Chirn Chye; Liu, Hang; Lin, Jia Fu; Ong, Jian Cheng; Lim, Wei Meng |
| 2016 | A 65nm CMOS carrier-aggregation transceiver for IEEE 802.11 WLAN applications | Yi, Xiang; Yang, Kaituo; Liang, Zhipeng; Liu, Bei; Devrishi, Khanna; Boon, Chirn Chye; Li, Chenyang; Feng, Guangyin; Regev, Dror; Shilo, Shimi; Meng, Fanyi; Liu, Hang; Sun, Junyi; Hu, Gengen; Miao, Yannan |
| 2020 | A 6bit 1.2GS/s symmetric successive approximation energy-efficient time-to-digital converter in 40nm CMOS | Chen, Qian; Liang, Yuan; Boon, Chirn Chye |
| 2019 | A 93.4–104.8-GHz 57-mW fractional- N cascaded PLL with true in-phase injection-coupled QVCO in 65-nm CMOS technology | Yi, Xiang; Liang, Zhipeng; Feng, Guangyin; Meng, Fanyi; Wang, Cheng; Li, Chenyang; Yang, Kaituo; Liu, Bei; Boon, Chirn Chye |
| 2009 | Analytical high frequency channel thermal noise modeling in deep sub-micron MOSFETs | Ong, Shih Ni; Yeo, Kiat Seng; Chew, Kok Wai Johnny; Chan, Lye Hock; Loo, Xi Sung; Do, Manh Anh; Boon, Chirn Chye |
| 2008 | An area efficient high turn ratio monolithic transformer for silicon RFIC | Lim, Chee Chong; Yeo, Kiat Seng; Chew, Kok Wai Johnny; Lim, Suh Fei; Boon, Chirn Chye; Qiu, Ping; Do, Manh Anh; Chan, Lap |
| 2020 | A carrier aggregation transmitter front end for 5-GHz WLAN 802.11ax application in 40-nm CMOS | Liu, Bei; Yi, Xiang; Yang, Kaituo; Liang, Zhipeng; Feng, Guangyin; Choi, Pilsoon; Boon, Chirn Chye; Li, Chenyang |
| 2014 | Cell-based variable-gain amplifiers with accurate dB-linear characteristic in 0.18 µm CMOS technology | Liu, Hang; Zhu, Xi; Boon, Chirn Chye |
| 2013 | A compact coupling controllable elliptical filter based on multilayer LTCC | Meng, Fanyi; Ma, Kaixue; Yeo, Kiat Seng; Boon, Chirn Chye; Xu, Shanshan; Lim, Wei Meng; Do, Manh Anh |