Please use this identifier to cite or link to this item: https://hdl.handle.net/10356/141919
Full metadata record
DC FieldValueLanguage
dc.contributor.authorHu, Hangen_US
dc.date.accessioned2020-06-11T11:25:51Z-
dc.date.available2020-06-11T11:25:51Z-
dc.date.issued2020-
dc.identifier.urihttps://hdl.handle.net/10356/141919-
dc.description.abstractAs technology evolves, FPGA has been used in every aspect of our lives, therefore, IC design is highly demanded in the market. Adders and multipliers are the fundamental arithmetic operators in IC design. To compare how efficient a multiplier is designed, low power consumption is one of the key points we are looking at. This project aims to develop a multiplier using Verilog HDL, with different approaches (sequential multiplier and Braun multiplier). The developed multiplier is then evaluated and simulated to compare the power consumption.en_US
dc.language.isoenen_US
dc.publisherNanyang Technological Universityen_US
dc.relationP2012-181en_US
dc.subjectEngineering::Electrical and electronic engineeringen_US
dc.title16-bit low power CMOS multiplier IC designen_US
dc.typeFinal Year Project (FYP)en_US
dc.contributor.supervisorGwee Bah Hweeen_US
dc.contributor.schoolSchool of Electrical and Electronic Engineeringen_US
dc.description.degreeBachelor of Engineering (Electrical and Electronic Engineering)en_US
dc.contributor.supervisoremailebhgwee@ntu.edu.sgen_US
item.grantfulltextrestricted-
item.fulltextWith Fulltext-
Appears in Collections:EEE Student Reports (FYP/IA/PA/PI)
Files in This Item:
File Description SizeFormat 
P2012-181 (Hu Hang).pdf
  Restricted Access
FYP report1.64 MBAdobe PDFView/Open

Page view(s)

466
Updated on Apr 27, 2025

Download(s) 50

66
Updated on Apr 27, 2025

Google ScholarTM

Check

Items in DR-NTU are protected by copyright, with all rights reserved, unless otherwise indicated.