Please use this identifier to cite or link to this item: https://hdl.handle.net/10356/142507
Full metadata record
DC FieldValueLanguage
dc.contributor.authorJuandaen_US
dc.contributor.authorShu, Weien_US
dc.contributor.authorChang, Joseph Sylvesteren_US
dc.date.accessioned2020-06-23T03:55:41Z-
dc.date.available2020-06-23T03:55:41Z-
dc.date.issued2018-
dc.identifier.citationJuanda, Shu, W., & Chang, J. S. (2018). A calibration-free/DEM-free 8-bit 2.4-GS/s single-core digital-to-analog converter with a distributed biasing scheme. IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 26(11), 2299-2309. doi:10.1109/TVLSI.2018.2850919en_US
dc.identifier.issn1063-8210en_US
dc.identifier.urihttps://hdl.handle.net/10356/142507-
dc.description.abstractThis paper describes a calibration-free/dynamic-element-matching-free 8-bit 2.4-GS/s single-core current-steering digital-to-analog converter (CS-DAC) featuring an integral nonlinearity of ±0.097 LSB (equivalent to 11-bit accuracy), a differential nonlinearity of 0.15/-0.05 LSB, a spurious-free dynamic range of >47.8 dB across the Nyquist bandwidth of 1.13 GHz, and a power dissipation of 26.4 mW from 1.2-/2-V supplies. These attributes are achieved by our proposed distributed biasing scheme, which largely decouples two critical tradeoffs in the CS-DAC - the tradeoff between the output impedance of the current sources and their current mismatches and that between the current mismatches and the timing errors. To simplify the CS-DAC measurements and hence reduced costs associated with testing during manufacturing, we propose a custom built-in × 2.4-Gb/s digital pattern generator (DPG) featuring low I/O pin count, no high-speed data I/O circuits, and low hardware complexity/size. The proposed 8-bit 2.4-GS/s CS-DAC with the built-in DPG is realized using a commercial 65-nm low-power CMOS process.en_US
dc.language.isoenen_US
dc.relation.ispartofIEEE Transactions on Very Large Scale Integration (VLSI) Systemsen_US
dc.rights© 2018 IEEE. All rights reserved.en_US
dc.subjectEngineering::Electrical and electronic engineeringen_US
dc.titleA calibration-free/DEM-free 8-bit 2.4-GS/s single-core digital-to-analog converter with a distributed biasing schemeen_US
dc.typeJournal Articleen
dc.contributor.schoolSchool of Electrical and Electronic Engineeringen_US
dc.identifier.doi10.1109/TVLSI.2018.2850919-
dc.identifier.scopus2-s2.0-85050635119-
dc.identifier.issue11en_US
dc.identifier.volume26en_US
dc.identifier.spage2299en_US
dc.identifier.epage2309en_US
dc.subject.keywordsCurrent Steeringen_US
dc.subject.keywordsData Conversionen_US
item.grantfulltextnone-
item.fulltextNo Fulltext-
Appears in Collections:EEE Journal Articles

SCOPUSTM   
Citations 50

5
Updated on Apr 26, 2025

Web of ScienceTM
Citations 50

4
Updated on Oct 30, 2023

Page view(s)

259
Updated on Apr 26, 2025

Google ScholarTM

Check

Altmetric


Plumx

Items in DR-NTU are protected by copyright, with all rights reserved, unless otherwise indicated.