Please use this identifier to cite or link to this item:
https://hdl.handle.net/10356/142507
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Juanda | en_US |
dc.contributor.author | Shu, Wei | en_US |
dc.contributor.author | Chang, Joseph Sylvester | en_US |
dc.date.accessioned | 2020-06-23T03:55:41Z | - |
dc.date.available | 2020-06-23T03:55:41Z | - |
dc.date.issued | 2018 | - |
dc.identifier.citation | Juanda, Shu, W., & Chang, J. S. (2018). A calibration-free/DEM-free 8-bit 2.4-GS/s single-core digital-to-analog converter with a distributed biasing scheme. IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 26(11), 2299-2309. doi:10.1109/TVLSI.2018.2850919 | en_US |
dc.identifier.issn | 1063-8210 | en_US |
dc.identifier.uri | https://hdl.handle.net/10356/142507 | - |
dc.description.abstract | This paper describes a calibration-free/dynamic-element-matching-free 8-bit 2.4-GS/s single-core current-steering digital-to-analog converter (CS-DAC) featuring an integral nonlinearity of ±0.097 LSB (equivalent to 11-bit accuracy), a differential nonlinearity of 0.15/-0.05 LSB, a spurious-free dynamic range of >47.8 dB across the Nyquist bandwidth of 1.13 GHz, and a power dissipation of 26.4 mW from 1.2-/2-V supplies. These attributes are achieved by our proposed distributed biasing scheme, which largely decouples two critical tradeoffs in the CS-DAC - the tradeoff between the output impedance of the current sources and their current mismatches and that between the current mismatches and the timing errors. To simplify the CS-DAC measurements and hence reduced costs associated with testing during manufacturing, we propose a custom built-in × 2.4-Gb/s digital pattern generator (DPG) featuring low I/O pin count, no high-speed data I/O circuits, and low hardware complexity/size. The proposed 8-bit 2.4-GS/s CS-DAC with the built-in DPG is realized using a commercial 65-nm low-power CMOS process. | en_US |
dc.language.iso | en | en_US |
dc.relation.ispartof | IEEE Transactions on Very Large Scale Integration (VLSI) Systems | en_US |
dc.rights | © 2018 IEEE. All rights reserved. | en_US |
dc.subject | Engineering::Electrical and electronic engineering | en_US |
dc.title | A calibration-free/DEM-free 8-bit 2.4-GS/s single-core digital-to-analog converter with a distributed biasing scheme | en_US |
dc.type | Journal Article | en |
dc.contributor.school | School of Electrical and Electronic Engineering | en_US |
dc.identifier.doi | 10.1109/TVLSI.2018.2850919 | - |
dc.identifier.scopus | 2-s2.0-85050635119 | - |
dc.identifier.issue | 11 | en_US |
dc.identifier.volume | 26 | en_US |
dc.identifier.spage | 2299 | en_US |
dc.identifier.epage | 2309 | en_US |
dc.subject.keywords | Current Steering | en_US |
dc.subject.keywords | Data Conversion | en_US |
item.grantfulltext | none | - |
item.fulltext | No Fulltext | - |
Appears in Collections: | EEE Journal Articles |
SCOPUSTM
Citations
50
5
Updated on Apr 26, 2025
Web of ScienceTM
Citations
50
4
Updated on Oct 30, 2023
Page view(s)
259
Updated on Apr 26, 2025
Google ScholarTM
Check
Altmetric
Items in DR-NTU are protected by copyright, with all rights reserved, unless otherwise indicated.