Please use this identifier to cite or link to this item:
https://hdl.handle.net/10356/42749
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Cho, Shao Ying. | - |
dc.date.accessioned | 2011-01-10T05:13:41Z | - |
dc.date.available | 2011-01-10T05:13:41Z | - |
dc.date.copyright | 2010 | en_US |
dc.date.issued | 2010 | - |
dc.identifier.uri | http://hdl.handle.net/10356/42749 | - |
dc.description.abstract | In this final year project (Digital system design with FPGA using Verilog HDL) CORDIC is selected as the digital system to be designed. CORDIC is a simple and yet efficient algorithm for computing the hyperbolic and trigonometric functions, without the need of complex hardware multipliers and dividers, thus reducing the speed of the computation and the cost of the hardware tremendously. In the project, 2 versions of CORDIC, namely a 16-bit and a 20-bit design, were designed and implemented. The report details the design, implementation and hardware testing. In this project, the CORDIC is designed to handle all the functions, including the cosine, sine, tangent, hyperbolic cosine, hyperbolic sine, hyperbolic tangent, arctangent, hyperbolic arctangent, vector, rotation, square root, exponential, division and nature logarithm. The designs are coded in Verilog HDL. Their functionalities are simulated with Xilinx ISE. After the functionalities are verified, the designs are synthesized and implemented. They are also tested on a Xilinx Spartan 3E FPGA board. The detailed designs of the modules are described and the design considerations are discussed. Xilinx LogiCORETM IP CORDIC designs are also generated and compared with the designs in this project. The comparison results in terms of result accuracy, hardware resource utilization and computation speed are presented. | en_US |
dc.format.extent | 138 p. | en_US |
dc.language.iso | en | en_US |
dc.rights | Nanyang Technological University | - |
dc.subject | DRNTU::Engineering::Electrical and electronic engineering::Electronic systems | en_US |
dc.title | Digital system design with FPGA using verilog HDL | en_US |
dc.type | Final Year Project (FYP) | en_US |
dc.contributor.supervisor | Jong Ching Chuen | en_US |
dc.contributor.school | School of Electrical and Electronic Engineering | en_US |
dc.description.degree | Bachelor of Engineering | en_US |
item.fulltext | With Fulltext | - |
item.grantfulltext | restricted | - |
Appears in Collections: | EEE Student Reports (FYP/IA/PA/PI) |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
eA2189-092.pdf Restricted Access | 890.52 kB | Adobe PDF | View/Open |
Page view(s) 10
944
Updated on Apr 17, 2025
Download(s) 50
27
Updated on Apr 17, 2025
Google ScholarTM
Check
Items in DR-NTU are protected by copyright, with all rights reserved, unless otherwise indicated.