Please use this identifier to cite or link to this item:
https://hdl.handle.net/10356/48443
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Siah, Yu Wen. | |
dc.date.accessioned | 2012-04-24T00:59:46Z | |
dc.date.available | 2012-04-24T00:59:46Z | |
dc.date.copyright | 2012 | en_US |
dc.date.issued | 2012 | |
dc.identifier.uri | http://hdl.handle.net/10356/48443 | |
dc.description.abstract | Although a defect may be well understood electrically in the recent years, capturing the anomaly into image remains necessary to verify the defect location. As technology further develops, ICs nowadays have more than one interconnect layer. Hence, it is necessary to first remove the overlying layers, otherwise viewing of the embedded defects would be impossible. However, in some cases, the removal of one layer can act as an in-situ decoration of another layer, masking the defect or removing the defect. Thus, it is important that the delayering (also known as parallel lapping) method only removes the unwanted layer. The main focus of this project is to study the side effect of deprocessing technique for 65 nm copper chip focusing on polishing methodology. There are two known issues with polishing and they are, inability to achieve a 100% success rate and edge effects which affect the overall planarity of the sample. Edge effect can be caused by several factors such as long polishing times, excessive application of pressure or force, improper usage of slurry with wrong type of polishing cloth, sample is being lowered too much into the polishing cloth. In the experiments, the polisher was set with two different polishing modes which include oscillation with rotation and oscillation only. The purpose is to find out which of the mode would give a lesser edge effect. Moreover, the effect of the polishing duration and force applied on the sample during polishing as well as the introduction of sacrificial layers will be investigated. Optical images of the Cu chip were captured during the delayering process and FIB was also used to quantify the thicknesses of the layer stacks for analysis. After analyzing the results obtained from the experiments, it was found that polishing the sample with oscillation mode only and adding sacrificial to samples do help in minimizing edge effect at long polishing times. | en_US |
dc.format.extent | 42 p. | en_US |
dc.language.iso | en | en_US |
dc.rights | Nanyang Technological University | |
dc.subject | DRNTU::Engineering::Materials::Microelectronics and semiconductor materials::Nanoelectronics and interconnects | en_US |
dc.title | Cu metallization and dielectric removal for failure analysis of ICs | en_US |
dc.type | Final Year Project (FYP) | en_US |
dc.contributor.supervisor | Gan Chee Lip | en_US |
dc.contributor.school | School of Materials Science and Engineering | en_US |
dc.description.degree | Bachelor of Engineering (Materials Engineering) | en_US |
item.grantfulltext | restricted | - |
item.fulltext | With Fulltext | - |
Appears in Collections: | MSE Student Reports (FYP/IA/PA/PI) |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
MSE_Final Year Project Report.pdf Restricted Access | 2.68 MB | Adobe PDF | View/Open |
Page view(s) 50
512
Updated on Apr 19, 2025
Download(s) 50
36
Updated on Apr 19, 2025
Google ScholarTM
Check
Items in DR-NTU are protected by copyright, with all rights reserved, unless otherwise indicated.