Please use this identifier to cite or link to this item: https://hdl.handle.net/10356/58082
Full metadata record
DC FieldValueLanguage
dc.contributor.authorRen, Yeen_US
dc.date.accessioned2014-04-07T12:13:27Z-
dc.date.available2014-04-07T12:13:27Z-
dc.date.copyright2011en_US
dc.date.issued2011-
dc.identifier.urihttp://hdl.handle.net/10356/58082-
dc.description94 p.en_US
dc.description.abstractThis thesis pertains to the investigation, design and implementation of a novel gate-level to behavior-level netlist conversion tool. The conversion tool is the final stage of the 3-stage circuit function extraction process to explore the functionality of an unknown circuit netlist. The first 2 stages of the process are the microphotograph to transistor-level netlist conversion and transistor-level to gate-level netlist conversion. The gate-level to behavior-level netlist conversion tool consists of three proposed algorithms: a Microcell Identification Algorithm, a Boolean Equation Construction Algorithm and a State Machine Identification Algorithm.en_US
dc.rightsNanyang Technological Universityen_US
dc.subjectDRNTU::Engineering::Electrical and electronic engineeringen_US
dc.titleDesign and implementation of a novel gate-level to behavior-level netlist conversion toolen_US
dc.typeThesisen_US
dc.contributor.supervisorGwee Bah Hweeen_US
dc.contributor.schoolSchool of Electrical and Electronic Engineeringen_US
dc.description.degreeMaster of Engineeringen_US
item.grantfulltextrestricted-
item.fulltextWith Fulltext-
Appears in Collections:EEE Theses
Files in This Item:
File Description SizeFormat 
EEE THESES_20.pdf
  Restricted Access
8.88 MBAdobe PDFView/Open

Page view(s)

323
Updated on Apr 26, 2025

Download(s)

4
Updated on Apr 26, 2025

Google ScholarTM

Check

Items in DR-NTU are protected by copyright, with all rights reserved, unless otherwise indicated.