Please use this identifier to cite or link to this item: https://hdl.handle.net/10356/71830
Title: High speed ADC
Authors: Lin, Esmond Chengyuan
Keywords: DRNTU::Engineering::Electrical and electronic engineering
Issue Date: 2017
Abstract: This report presents a simulation model design of a 10-bits pipelined ADC with background calibration. The proposed architecture includes a 3-bit ADC, five 1.5-bits ADC and a 2-bit ADC in a cascade. Some non-ideal errors and offsets are introduced in the pipelined ADC during simulation to model the pipelined ADC in reality. The background calibration is done using split ADC method by comparing each stages output of the pipelined ADC with a more accurate output source. The output source is simulated using a more accurate ADCs with lower sampling rate compared to the non-ideal ADC. A calibration algorithm is developed to estimate both extra gain and compensating offset value that should be added to the gain parameter and removed from the offset parameter respectively in each stage of the non-ideal pipelined ADC. The result of the simulation shows that the output waveform of the non-ideal pipelined ADC would gradually converge to the input signal over time with small quantization errors. However, the calibration method is used for correcting linear gain errors in pipelined ADCs. It may not be able to keep up with the error correction if the gain error is nonlinear. More improvement in the calibration method can be done in the future.
URI: http://hdl.handle.net/10356/71830
Schools: School of Electrical and Electronic Engineering 
Rights: Nanyang Technological University
Fulltext Permission: restricted
Fulltext Availability: With Fulltext
Appears in Collections:EEE Student Reports (FYP/IA/PA/PI)

Files in This Item:
File Description SizeFormat 
FYP Report.pdf
  Restricted Access
2.41 MBAdobe PDFView/Open

Page view(s)

356
Updated on Jun 21, 2024

Download(s) 50

22
Updated on Jun 21, 2024

Google ScholarTM

Check

Items in DR-NTU are protected by copyright, with all rights reserved, unless otherwise indicated.