Please use this identifier to cite or link to this item:
Title: Optimizing control architecture for next generation cellular transceivers by introducing performance accelerator
Authors: Sandesh Pakhale
Keywords: DRNTU::Engineering::Electrical and electronic engineering::Integrated circuits
Issue Date: 2018
Abstract: There is a growing demand for wireless communication. The present cellular modem technology, i.e., 4G Long Term Evolution is not being able to meet this demand. 4G LTE is unable to provide quick updates on the antenna of a handset i.e. signals from a downlink are not decoded and acknowledged to the base station within a short turnaround time. Shorter turnaround time is needed to cater to high throughput and low latency applications. The power control algorithm present in the cellular modem is responsible for the decoding and acknowledgment of the signal. A new technology, i.e., 5G New Radio standard is needed, in which the turnaround time should be within 10s of μsec as compared to 100s of μsec in 4G LTE. Thus, approximately 90% improvement is needed in the power control algorithm. To get this improvement, the power control algorithm needs to be optimized. Optimizing the power control algorithm means optimizing the elements of the RF processing unit in the cellular modem. Optimization of the power control algorithm can be achieved by implementing hardware accelerators and parallelizing the instruction execution in the processors present in the RF processing unit.
Fulltext Permission: restricted
Fulltext Availability: With Fulltext
Appears in Collections:EEE Theses

Files in This Item:
File Description SizeFormat 
  Restricted Access
Main Article2.35 MBAdobe PDFView/Open

Page view(s) 5

checked on Oct 25, 2020

Download(s) 5

checked on Oct 25, 2020

Google ScholarTM


Items in DR-NTU are protected by copyright, with all rights reserved, unless otherwise indicated.