Please use this identifier to cite or link to this item: https://hdl.handle.net/10356/76074
Full metadata record
DC FieldValueLanguage
dc.contributor.authorZhao, Shuangdi
dc.date.accessioned2018-10-22T13:55:27Z
dc.date.available2018-10-22T13:55:27Z
dc.date.issued2018
dc.identifier.urihttp://hdl.handle.net/10356/76074
dc.description.abstractThe new era has witnessed the development of the process and technique in IC field. Power management ICs are growing strongly. With the development also comes the strict demanding of power consumption, hence a UVLO (Under Voltage Lock Out) circuit is proposed to meet the wide demands in power control integrated circuit. In the design, the main modules include voltage reference, UVLO, LDO, and REFGOOD. The proposed method is to regulate the supply voltage which is used to enhance the supply rejection of the core circuit. The global supply voltage (VCC) is 0V ~ 20V. With the increasing of VCC, reference voltage ( Vπ‘Ÿπ‘’π‘“ ) in the core circuit will set up first. Moreover, PVT compensation is represented to make the design of 𝑉ref capable of operating over different process, temperature and whole supply voltage. There is a LDO module, of which the supply is VCC while the output (VDD) is the power source for other modules including UVLO and bandgap. When VCC reaches to around 5V, the local supply voltage (VDD) will be generated, which supply the power for the core circuit. The REF-GOOD signal stands for whether the voltage of LDO is ready. The UVLO module produces a rectangular signal with two different threshold voltages, satisfying the low power consumption and very low temperature draft. It is designed in the C11HV Infineon 130nm BiCMOS Technology. The module architecture and circuit have already been optimized and simulated in the design.en_US
dc.format.extent73 p.en_US
dc.language.isoenen_US
dc.subjectDRNTU::Engineering::Electrical and electronic engineering::Integrated circuitsen_US
dc.titleLow power supply module design of under voltage lock out circuiten_US
dc.typeThesis
dc.contributor.supervisorSiek Literen_US
dc.contributor.schoolSchool of Electrical and Electronic Engineeringen_US
dc.description.degreeMaster of Science (Integrated Circuit Design)en_US
dc.contributor.organizationTechnical University of Munichen_US
dc.contributor.supervisor2Gong Xiaowuen_US
item.grantfulltextrestricted-
item.fulltextWith Fulltext-
Appears in Collections:EEE Theses
Files in This Item:
File Description SizeFormat 
ZhaoShuangdi_2018.pdf
  Restricted Access
Main Article4.94 MBAdobe PDFView/Open

Page view(s)

437
Updated on Apr 25, 2025

Download(s)

8
Updated on Apr 25, 2025

Google ScholarTM

Check

Items in DR-NTU are protected by copyright, with all rights reserved, unless otherwise indicated.