Please use this identifier to cite or link to this item:
https://hdl.handle.net/10356/98426
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Foong, Huey Chian | en |
dc.contributor.author | Tan, Meng Tong | en |
dc.contributor.author | Zheng, Yuanjin | en |
dc.date.accessioned | 2013-07-26T07:11:44Z | en |
dc.date.accessioned | 2019-12-06T19:55:09Z | - |
dc.date.available | 2013-07-26T07:11:44Z | en |
dc.date.available | 2019-12-06T19:55:09Z | - |
dc.date.copyright | 2011 | en |
dc.date.issued | 2011 | en |
dc.identifier.citation | Foong, H. C., Tan, M. T., & Zheng, Y. (2012). A 0.8-μW window SAR ADC with offset cancellation for digital DC–DC converters. Analog Integrated Circuits and Signal Processing, 70(1), 133-139. | en |
dc.identifier.uri | https://hdl.handle.net/10356/98426 | - |
dc.description.abstract | This letter presents the design of a window successive approximation (SAR) analog-to-digital converter (ADC) using an ultra-fast, offset-cancelled auto-zero comparator for digital DC–DC converters. It is designed in a standard CMOS 0.18 μm process. The ADC has a dynamic reference voltage range to reduce power consumption. The auto-zero scheme of the comparator is realized internally with a preamplifier stage and a latch stage. Post-layout simulation shows that the response time of the comparator from low-to-high and high-to-low is 3.78 ns and 2.47 ns, respectively. The resolution of the proposed window SAR ADC is 7.5 mV. The ADC is fabricated as part of a digital DC–DC converter integrated circuit and measurement results show that an average power consumption of 0.8 μW is achieved. The transient time of the DC–DC converter is within 150 ns for a load current change of 495 mA. | en |
dc.language.iso | en | en |
dc.relation.ispartofseries | Analog integrated circuits and signal processing | en |
dc.rights | © 2011 Springer Science+Business Media, LLC. | en |
dc.subject | DRNTU::Engineering::Electrical and electronic engineering | en |
dc.title | A 0.8-μW window SAR ADC with offset cancellation for digital DC–DC converters | en |
dc.type | Journal Article | en |
dc.contributor.school | School of Electrical and Electronic Engineering | en |
dc.identifier.doi | 10.1007/s10470-011-9702-x | en |
item.grantfulltext | none | - |
item.fulltext | No Fulltext | - |
Appears in Collections: | EEE Journal Articles |
SCOPUSTM
Citations
50
3
Updated on Sep 5, 2024
Web of ScienceTM
Citations
50
2
Updated on Oct 30, 2023
Page view(s) 1
1,659
Updated on Sep 10, 2024
Google ScholarTM
Check
Altmetric
Items in DR-NTU are protected by copyright, with all rights reserved, unless otherwise indicated.